DE10-Standard
User Manual
63
www.terasic.com
January 19, 2017
Chapter 5
Examples For FPGA
This chapter provides examples of advanced designs implemented by RTL or Qsys on the
DE10-Standard board. These reference designs cover the features of peripherals connected to the
FPGA, such as audio, SDRAM, and IR receiver. All the associated files can be found in the
directory \Demonstrations\FPGA of DE10-Standard System CD.
Installation of Demonstrations
To install the demonstrations on your computer:
Copy the folder Demonstrations to a local directory of your choice. It is important to make sure the
path to your local directory contains NO space. Otherwise it will lead to error in Nios II.
Note
Quartus II v16.1 or later is required for all DE10-Standard demonstrations to support Cyclone V
SoC device.
5
5
.
.
1
1
D
D
E
E
1
1
0
0
-
-
S
S
t
t
a
a
n
n
d
d
a
a
r
r
d
d
F
F
a
a
c
c
t
t
o
o
r
r
y
y
C
C
o
o
n
n
f
f
i
i
g
g
u
u
r
r
a
a
t
t
i
i
o
o
n
n
The DE10-Standard board has a default configuration bit-stream pre-programmed, which
demonstrates some of the basic features onboard. The setup required for this demonstration and the
location of its files are shown below.
Demonstration Setup, File Locations, and Instructions
Project directory: DE10_Standard_Default
Bitstream used: DE10_Standard_Default.sof or DE10_Standard_Default.jic
Power on the DE10-Standard board with the USB cable connected to the USB-Blaster II port.
If necessary (that is, if the default factory configuration is not currently stored in the EPCS
device), download the bit stream to the board via JTAG interface.
You should now be able to observe the 7-segment displays are showing a sequence of
characters, and the red LEDs are blinking.
If the VGA D-SUB connector is connected to a VGA display, it would show a color picture.
If the stereo line-out jack is connected to a speaker and KEY[1] is pressed, a 1 kHz humming
sound will come out of the line-out port .