DE10-Standard
User Manual
57
www.terasic.com
January 19, 2017
The DE10-Standard System Builder will generate two major files, a top-level design file (.v) and a
Quartus II setting file (.qsf) after users launch the DE10-Standard System Builder and create a new
project according to their design requirements
The top-level design file contains a top-level Verilog HDL wrapper for users to add their own
design/logic. The Quartus II setting file contains information such as FPGA device type, top-level
pin assignment, and the I/O standard for each user-defined I/O pin.
Finally, the Quartus II programmer is used to download .sof file to the development board via JTAG
interface.
Figure 4-1 Design flow of building a project from the beginning to the end
4
4
.
.
3
3
U
U
s
s
i
i
n
n
g
g
D
D
E
E
1
1
0
0
-
-
S
S
t
t
a
a
n
n
d
d
a
a
r
r
d
d
S
S
y
y
s
s
t
t
e
e
m
m
B
B
u
u
i
i
l
l
d
d
e
e
r
r
This section provides the procedures in details on how to use the DE10-Standard System Builder.
Install and Launch the DE10-Standard System Builder