DE10-Standard
User Manual
45
www.terasic.com
January 19, 2017
eight-channel CMOS 12-bit. This ADC offers conversion throughput rate up to 500KSPS. The
analog input range for all input channels can be 0 V to 4.096V. The internal conversion clock allows
the external serial output data clock (SCLK) to operate at any frequency up to 40MHz. It can be
configured to accept eight input signals at inputs ADC_IN0 through ADC_IN7. These eight input
signals are connected to a 2x5 header, as shown in
Figure 3-29
.
More information about the A/D converter chip is available in its datasheet. It can be found on
manufacturer’s website or in the directory \datasheet of DE10-Standard system CD.
Figure 3-29 Signals of the 2x5 Header
Figure 3-30
shows the connections between the FPGA, 2x5 header, and the A/D converter.
Table
3-20
shows the pin assignment of A/D converter.
Figure 3-30 Connections between the FPGA, 2x5 header, and the A/D converter