
DE10-Standard
User Manual
108
www.terasic.com
January 19, 2017
The project consists of the following components:
ARM Cortex™-A9 MPCore HPS
Two user push-button inputs
Four user DIP switch inputs
Seven user I/O for LED outputs
64KB of on-chip memory
JTAG to Avalon master bridges
Interrupt capturer for use with System Console
System ID
The memory map of system peripherals in the FPGA portion of the SoC as viewed by the MPU
starts at the lightweight HPS-to-FPGA base address 0xFF20_0000. The MPU can access these
peripherals through the Address offset setting in the Qsys. User can open the GHRD project with
Quartus II Software. Then open the soc_system.qsys file with the Qsys tool.
Figure 7-2
lists the
address map of the peripherals which are connected to the lightweight HPS-to-FPGA.
Figure 7-2 FPGA peripherals address map