Si4010-C2
94
Rev. 1.0
SFR Address = 0xA8; Bit-Addressable
SFR Definition 26.1. IE
Bit
7
6
5
4
3
2
1
0
Name
EA
EINT1
ETMR3
EODS
ERTC
EDMD
ETMR2
EINT0
Type
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit
Name
Function
7
EA
Enable All Interrupts.
Globally enables/disables all interrupts. It overrides individual interrupt mask settings.
0: Disable all interrupt sources.
1: Enable each interrupt according to its individual mask setting.
6
EINT1
Enable External Edge Interrupt 1.
This bit sets the masking of External Interrupt 1.
0: Disable external interrupt 1.
1: Enable interrupt requests generated by the INT1 input.
5
ETMR3
Enable Timer 3 Interrupt.
This bit sets the masking of the Timer 3 interrupt.
0: Disable Timer 3 interrupt.
1: Enable interrupt requests generated by the TF3L or TF3H flags.
4
EODS
Enable Output Data Serializer Interrupt.
This bit sets the masking of the ODS interrupt.
0: Disable ODS interrupt.
1: Enable ODS interrupt.
3
ERTC
Enable Real Time Clock Interrupt.
This bit sets the masking of the RTC interrupt.
0: Disable all RTC interrupt.
1: Enable RTC interrupt.
2
EDMD
Enable DMD (TS Demodulator).
This bit sets the masking of the DMD interrupt.
0: Disable DMD interrupt.
1:Enable DMD interrupt.
1
ETMR2
Enable Timer 2 Interrupt.
This bit sets the masking of the Timer 2 interrupt.
0: Disable all Timer 2 interrupt.
1: Enable interrupt requests generated by the TF2 flag.
0
EINT0
Enable External Edge Interrupt 0.
This bit sets the masking of External Interrupt 0.
0: Disable external interrupt 0.
1: Enable interrupt requests generated by the INT0 input.