
S3C8248/C8245/P8245/C8247/C8249/P8249
I/O PORTS
9-13
Port 4 Control Register, Low Byte
EDH, Set 1, Bank 1, R/W
.7
.6
.5
.4
.3
.2
.1
.0
MSB
LSB
P4.2/SEG18
P4.1/SEG17
P4.0/SEG16
P4CONL bit-pair pin configuration settings
00
01
10
11
Output mode, push-pull
Input mode, pull-up
P4.3/SEG19
Input mode
Opendrain output mode
NOTE:
If LCD is enabled by LCON.4, SEG signal go out
otherwise port 4 I/0 can be selected.
Figure 9-13. Port 4 Low-Byte Control Register (P4CONL)
Summary of Contents for C8245
Page 31: ...ADDRESS SPACES S3C8248 C8245 P8245 C8247 C8249 P8249 2 20 NOTES ...
Page 107: ...INTERRUPT STRUCTURE S3C8248 C8245 P8245 C8247 C8249 P8249 5 18 NOTES ...
Page 195: ...INSTRUCTION SET S3C8248 C8245 P8245 C8247 C8249 P8249 6 88 NOTES ...
Page 221: ...I O PORTS S3C8248 C8245 P8245 C8247 C8249 P8249 9 16 NOTES ...
Page 245: ...16 BIT TIMER 0 1 S3C8248 C8245 P8245 C8247 C8249 P8249 12 10 NOTES ...
Page 249: ...WATCH TIMER S3C8248 C8245 P8245 C8247 C8249 P8249 13 4 NOTES ...
Page 267: ...A D CONVERTER S3C8248 C8245 P8245 C8247 C8249 P8249 15 6 NOTES ...
Page 299: ...S3P8245 P8249 OTP S3C8248 C8245 P8245 C8247 C8249 P8249 21 8 NOTES ...
Page 307: ......
Page 309: ......
Page 311: ......
Page 313: ......