![Renesas mPD98431 User Manual Download Page 96](http://html.mh-extra.com/html/renesas/mpd98431/mpd98431_user-manual_1440626096.webp)
CHAPTER 4 REGISTER DESCRIPTION
User’s Manual S14054EJ4V0UM
94
4.3 Global Registers
The global registers are used to set and check the statuses of all the ports. When accessing a global register,
only A[7:0] of the address bus A[10:0] are valid, and A[10:8] are ignored.
STIR - Status information register (register address A[7:0] = FBH) Read only
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
P7TS
P7RS
P7FS
P7CA
P7TS
P7RS
P7FS
P7CA
P7TS
P7RS
P7FS
P7CA
P7TS
P7RS
P7FS
P7CA
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
P7TS
P7RS
P7FS
P7CA
P7TS
P7RS
P7FS
P7CA
P7RS
P7RS
P7FS
P7CA
P7TS
P7RS
P7FS
P7CA
If a bit of the TSVREG1, RSVREG, FSVREG, CAR1, or CAR2 registers of each port is set to 1, the corresponding
bit of this register is set to 1. This register indicates the current status of each status register. If a status register is
cleared, therefore, the corresponding bit of this register is also cleared. Even if this register is read, the status
registers are not cleared nor is the INT# signal deasserted.
(1/2)
Bit
Name
Function
Default
31
P7TS
Port 7 TSVREG status.
This bit is set to 1 if any bit of the TSVREG1 register of port 7 is set to 1.
0
30
P7RS
Port 7 RSVREG status.
This bit is set to 1 if any bit of the RSVREG register of port 7 is set to 1.
0
29
P7FS
Port 7 FSVREG status.
This bit is set to 1 if any bit of the FSVREG register of port 7 is set to 1.
0
28
P7CA
Port 7 CAR status.
This bit is set to 1 if any bit of the CAR1 or CAR2 register of port 7 is set to
1.
0
27
P7TS
Port 6 TSVREG status.
This bit is set to 1 if any bit of the TSVREG1 register of port 6 is set to 1.
0
26
P7RS
Port 6 RSVREG status.
This bit is set to 1 if any bit of the RSVREG register of port 6 is set to 1.
0
25
P7FS
Port 6 FSVREG status.
This bit is set to 1 if any bit of the FSVREG register of port 6 is set to 1.
0
24
P7CA
Port 6 CAR status.
This bit is set to 1 if any bit of the CAR1 or CAR2 register of port 6 is set to 1.
0
23
P7TS
Port 5 TSVREG status.
This bit is set to 1 if any bit of the TSVREG1 register of port 5 is set to 1.
0
22
P7RS
Port 5 RSVREG status.
This bit is set to 1 if any bit of the RSVREG register of port 5 is set to 1.
0
21
P7FS
Port 5 FSVREG status.
This bit is set to 1 if any bit of the FSVREG register of port 5 is set to 1.
0
20
P7CA
Port 5 CAR status.
This bit is set to 1 if any bit of the CAR1 or CAR2 register of port 5 is set to 1.
0