![Renesas mPD98431 User Manual Download Page 84](http://html.mh-extra.com/html/renesas/mpd98431/mpd98431_user-manual_1440626084.webp)
CHAPTER 4 REGISTER DESCRIPTION
User’s Manual S14054EJ4V0UM
82
RIMR - Reception interrupt mask register (register address A[7:0] = 92H) R/W
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
IRFOV
IRWMH IRWML
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IRLENE
IVLAN
IUSOP
IRPCF
IRCFR
IDNB
IRBRO
IRMUL
IRXOK
IRLOR
IRLER
IRCRCE
IRCV
ICEPS
IREPS
IPAIG
This register masks occurrence of the INT# signal due to each cause. When each bit of this register is set to 1,
the mask is cleared.
(1/2)
Bit
Name
Function
Default
31:19
–
Reserved. Write 0 to these bits.
–
18
IRFOV
Receive FIFO overrun.
When this bit is 0, the interrupt of the corresponding bit of the FSVREG
register is masked.
0
17
IRWMH
Pause frame transmission level.
When this bit is 0, the interrupt of the corresponding bit of the FSVREG
register is masked.
0
16
IRWML
Zero frame transmission level.
When this bit is 0, the interrupt of the corresponding bit of the FSVREG
register is masked.
0
15
IRLENE
Receive packet length error.
When this bit is 0, the interrupt of the corresponding bit of the RSVREG
register is masked.
0
14
IVLAN
VLAN frame
When this bit is 0, the interrupt of the corresponding bit of the RSVREG
register is masked.
0
13
IUSOP
Reception of control frame including undefined op code.
When this bit is 0, the interrupt of the corresponding bit of the RSVREG
register is masked.
0
12
IRPCF
Pause control frame reception.
When this bit is 0, the interrupt of the corresponding bit of the RSVREG
register is masked.
0
11
IRCFR
Control frame reception.
When this bit is 0, the interrupt of the corresponding bit of the RSVREG
register is masked.
0
10
IDNB
Dribble nibble error.
When this bit is 0, the interrupt of the corresponding bit of the RSVREG
register is masked.
0
9
IRBRO
Broadcast packet reception.
When this bit is 0, the interrupt of the corresponding bit of the RSVREG
register is masked.
0
8
IRMUL
Multicast packet reception.
When this bit is 0, the interrupt of the corresponding bit of the RSVREG
register is masked.
0
7
IRXOK
End of reception.
When this bit is 0, the interrupt of the corresponding bit of the RSVREG
register is masked.
0