CHAPTER 4 REGISTER DESCRIPTION
User’s Manual S14054EJ4V0UM
79
MACC3 - MAC configuration register 3 (register address A[7:0] = 90H) R/W
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
PTIME[15:0]
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
APSE
APSS
BUSMODE BACKPE FLWCNT TXFFLH RXFLH
Bit
Name
Function
Default
31:16
PTIME
Pause timer value.
The value of this field is used as a pause timer value when the
µ
PD98431
generates a pause control frame.
FFFFH
15:7
–
Reserved. Write 0 to these bits.
6
APSE
Status information append (suffix).
When this bit is 1, the status information of a receive packet is suffixed to
the receive data stream read from the FIFO bus.
0
5
APSS
Status information append (prefix).
When this bit is 1, the status information of a receive packet is prefixed to
the receive data stream read from the FIFO bus.
Caution Do not set the APSE and APSS bits to 1 at the same time.
0
4
BUSMODE
Little endian/big endian.
When this bit is 1, the byte order of the FIFO bus is big endian.
0
3
BACKPE
Back pressure enable.
When this bit is 1, the back pressure function is enabled.
0
2
FLWCNT
Transmission flow control enable.
When this bit is 1, automatic transmission of the pause control frame is
enabled.
0
1
TXFFLH
Transmit FIFO flash.
When this bit is set to 1, all the contents of the transmit FIFO are cleared.
To clear this function, write 0 to this bit.
0
0
RXFFLH
Receive FIFO flash.
When this bit is set to 1, all the contents of the receive FIFO are cleared.
To clear this function, write 0 to this bit.
0
Remark
When switching the settings of bits other than the PTIME bit, be sure to execute software reset after
setting the registers. Refer to
3.16 (4) Cautions on switching settings of MACC1, MACC2, MACC3,
PCSC registers
.