![Renesas mPD98431 User Manual Download Page 91](http://html.mh-extra.com/html/renesas/mpd98431/mpd98431_user-manual_1440626091.webp)
CHAPTER 4 REGISTER DESCRIPTION
User’s Manual S14054EJ4V0UM
89
FSVREG - FIFO status register (register address A[7:0] = 96H) Read only
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TFOV
TFUM
TWMH
Reserved
RFOV
RWMH
RWML
This register indicates an interrupt source when the INT# signal is made low by each status (except Reserved
bits). If the interrupt of each bit occurs, the corresponding bit is set to 1 and the INT# signal is made low. If an
interrupt is caused by the source masked by the TIMR register or RIMR register, only the corresponding bit of this
register is set to 1 and the INT# signal is not made low.
If this register is read when the SRRC bit of the MISCR register is set to 1, all the bits are automatically cleared.
Bit
Name
Function
Default
31:11
–
Reserved
–
10
TFOV
Transmit FIFO overrun.
This bit is set to 1 if an overrun occurs in the transmit FIFO.
0
9
TFUN
Transmit FIFO underrun.
This bit is set to 1 if an underrun occurs in the transmit FIFO.
0
8
TWMH
Transmission full level over.
This bit is set to 1 if the quantity of data in the transmit FIFO exceeds the
value set by the TFDMH field of the TFIC register.
0
7:3
–
Reserved
2
RFOV
Receive FIFO overflow.
If the quantity of data in the receive FIFO exceeds the value of the RFUB
field of the RFIC2 register, it is assumed to be an overrun, and this bit is set
to 1.
0
1
RWMH
Pause frame transmission level over.
This bit is set to 1 if the quantity of data in the receive FIFO exceeds the
value set by the RFDMH field of the RFIC1 register.
0
0
RWML
Zero frame transmission level.
This bit is set to 1 if the quantity of data in the receive FIFO has exceeded
the value set by the RFDMH field of the RFIC1 register and than fallen
below the value set by the RFDML field.
0