![Renesas mPD98431 User Manual Download Page 87](http://html.mh-extra.com/html/renesas/mpd98431/mpd98431_user-manual_1440626087.webp)
CHAPTER 4 REGISTER DESCRIPTION
User’s Manual S14054EJ4V0UM
85
(2/2)
Bit
Name
Function
Default
7
TEDFR
Excessive defer.
When this bit is 1, it indicates that an excessive defer (i.e., transmission is
not started even after 24288 bit time) has occurred.
0
6
TDFR
Transmission defer.
When this bit is 1, it indicates that a transmission delay has occurred. This
bit is not set to 1 if transmission is aborted.
0
5
TBRO
Broadcast packet transmission.
When this bit is 1, it indicates that a broadcast packet has been
transmitted. This bit is not set to 1 if transmission is aborted.
0
4
TMUL
Multicast packet transmission.
When this bit is 1, it indicates that a multicast packet or broadcast packet
has been transmitted. This bit is not set to 1 if transmission is aborted.
0
3
TDONE
End of transmission.
When this bit is 1, it indicates that transmission has been completed normally.
This bit is not set to 1 if transmission is aborted.
0
2
TFLOR
Length field check.
When this bit is 1, it indicates that the value of the length field of the
transmit packet exceeds 1500. This bit is not set to 1 if the FLCHT bit of
the MACC1 register is 0.
0
1
TFLER
Data length non-coincidence.
When this bit is 1, it indicates that the data field length of the transmit
packet does not coincide with the value of the length field. This bit is not
set to 1 if the FLCHT bit of the MACC1 register is 0. TFLOR is set to 1 but
TFLER is not set to 1 if the value of the length field exceeds 1500.
0
0
TCRCE
Transmit CRC error.
When this bit is 1, it indicates that the CRC code appended by the host to
the transmit packet is not correct. This bit is not set to 1 if the CRCEN bit
of the MACC1 register is 1. It is not set to 1 if transmission is aborted.
0