
7542 Group
Rev.3.02 Oct 31, 2006 Page 44 of 134
REJ03B0006-0302
Fig. 48 Block diagram of input capture
Fig. 49 Block diagram of capture channel 0
P1
0
/CAP
0
P0
0
/CAP
0
Timer A latch
Timer A counter
Timer B counter
Timer B latch
Capture latch 00
Capture latch 01
Trigger input channel 0
Capture 0 timer source bit
Capture channel 0
Capture channel 1
Ring
/512
Ring
/512
P3
0
/CAP
1
Capture pointer
(0013
16
, bits 4, 5)
Capture latch 00 (16)
Capture latch 01 (16)
Data bus
Capture interrupt
Capture register 0
read pointer
(0012
16
, bit 4)
Timer A counter (16)
Capture 0 timer
source bit
(001F
16
, bit 4)
Capture
trigger
Capture 0
status bit
(0022
16
, bit 4)
Digital filter
Ring/512
Capture latch 00
software trigger bit
(0013
16
, bit 0)
Capture 0 input
port bits
(001E
16
, bits 0, 1)
Timer B counter (16)
Capture 0
interrupt edge
selection bits
(0020
16
, bits 0, 1)
P1
0
/CAP
0
Capture register
Capture latch 0 (16)
Capture 0 noise
filter clock
selection bits
(0020
16
, bits 4, 5)
P0
0
/CAP
0
Rising
Falling