
7542 Group
Rev.3.02 Oct 31, 2006 Page 28 of 134
REJ03B0006-0302
b7 b0 Interrupt control register 1
Serial I/O1 receive interrupt enable bit
0 : Interrupts disabled
1 : Interrupts enabled
(ICON1 : address 003E
16
, initial value : 00
16
)
b7 b0 Interrupt control register 2
Capture 0 interrupt enable bit
0 : Interrupts disabled
1 : Interrupts enabled
(ICON2 : address 003F
16
, initial value : 00
16
)
Interrupt request register 2
0 : No interrupt request issued
1 : Interrupt request issued
(IREQ2 : address 003D
16
, initial value : 00
16
)
b7 b0
Capture 0 interrupt request bit
Interrupt request register 1
Serial I/O1 receive interrupt request bit
0 : No interrupt request issued
1 : Interrupt request issued
(IREQ1 : address 003C
16
, initial value : 00
16
)
b7 b0
Not used (returns “0” when read)
(Do not write “1” to this bit)
A/D conversion/Timer 1 interrupt enable bit
Timer B interrupt enable bit
Timer A interrupt enable bit
Timer X interrupt enable bit
Compare interrupt enable bit
Capture 1 interrupt enable bit
CNTR
0
interrupt enable bit
Key-on wake up/UART1 bus collision
detection interrupt enable bit
INT
1
interrupt enable bit
INT
0
interrupt enable bit
Serial I/O2 transmit interrupt enable bit
Serial I/O2 receive interrupt enable bit
Serial I/O1 transmit interrupt enable bit
Not used (returns “0” when read)
(Do not write “1” to this bit)
A/D conversion/Timer 1 interrupt request bit
Timer B interrupt request bit
Timer A interrupt request bit
Timer X interrupt request bit
Compare interrupt request bit
Capture 1 interrupt request bit
CNTR
0
interrupt request bit
Key-on wake up/UART1 bus collision detection
interrupt request bit
INT
1
interrupt request bit
INT
0
interrupt request bit
Serial I/O2 transmit interrupt request bit
Serial I/O2 receive interrupt request bit
Serial I/O1 transmit interrupt request bit
Interrupt source set register
(INTSET: address 000A
16
, initial value: 00
16
)
Key-on wakeup interrupt valid bit
b7 b0
Interrupt source discrimination register
(INTDIS: address 000B
16
, initial value: 00
16
)
Key-on wakeup interrupt discrimination bit
b7 b0
Interrupt edge selection register
(INTEDGE : address 003A
16
, initial value: 00
16
)
b7 b0
Not used (returns “0” when read)
Timer 1 interrupt valid bit
A/D conversion interrupt valid bit
UART1 bus collision detection interrupt valid bit
1: Interrupt valid
0: Interrupt invalid
1: Interrupt occurs
0: Interrupt does not occur
Not used (returns “0” when read)
Timer 1 interrupt discrimination bit
A/D conversion interrupt discrimination bit
UART1 bus collision detection
interrupt discrimination bit
INT
0
interrupt edge selection bit
0 : Falling edge active
1 : Rising edge active
INT
1
interrupt edge selection bit
0 : Falling edge active
1 : Rising edge active
INT
1
input port selection bit
0 : P3
6
1 : P3
3
Not used (returns “0” when read)
P0
0
key-on wakeup enable bit
0 : Key-on wakeup enabled
1 : Key-on wakeup disabled
P0
4
key-on wakeup enable bit
0 : Key-on wakeup enabled
1 : Key-on wakeup disabled
P0
6
key-on wakeup enable bit
0 : Key-on wakeup enabled
1 : Key-on wakeup disabled
Fig. 24 Structure of Interrupt-related registers
Note: P3
6
does not exist for the 32-pin version and PWQN0036KA-A
package.
Accordingly, select P3
3
for the INT
1
function.