
7542 Group
Rev.3.02 Oct 31, 2006 Page 37 of 134
REJ03B0006-0302
Fig. 39 Block diagram of output compare
Fig. 40 Block diagram of compare channel 0
Timer A latch
Timer A counter
Timer B counter
Timer B latch
Compare latch 00
Compare latch 01
Wave latch channel 0
Compare 0 timer source bit
Compare channel 0
Compare channel 1
Compare channel 2
Compare channel 3
P0
1
/CMP
0
P0
2
/CMP
1
P3
1
/CMP
2
P3
2
/CMP
3
Compare buffer 00 (16)
Compare latch 00 (16)
Compare buffer 01 (16)
Compare latch 01 (16)
Data bus
Compare interrupt
Compare register
write pointer
(0012
16
, bits 0 to 2)
Compare latch 00, 01
re-load bit
(0014
16
, bit 0)
Timer A counter (16)
Compare 0 timer
source bit
(001F
16
, bit 0)
Compare 0 trigger
enable bit
(0021
16
, bit 4)
Output latch
Compare 0 output
level latch
(0021
16
, bit 0)
Compare 0 output
status bit
(0022
16
, bit 0)
Compare 0 output
port bit
(001E
16
, bit 2)
P0
1
/CMP
0
Timer B counter (16)
I/O port
Compare latch 00
interrupt source
bit (0023
16
, bit 0)
Compare latch 01
interrupt source
bit (0023
16
, bit 1)
Compare register