
7542 Group
Rev.3.02 Oct 31, 2006 Page 32 of 134
REJ03B0006-0302
Fig. 28 Block diagram of timer 1 and timer X
Q
Q
P1
4
/CNTR
0
R
T
1/16
1/2
Timer X
interrupt
request bit
Toggle flip-flop
Timer X count stop bit
Pulse width
measurement
mode
Event
counter
mode
CNTR
0
interrupt
request bit
Pulse output mode
Port P1
4
latch
Port P1
4
direction
register
CNTR
0
active
edge switch bit
Timer mode
Pulse output mode
CNTR
0
active
edge switch bit
Timer X count
source selection bits
1/1
P0
3
/TX
OUT
Prescaler X latch (8)
Prescaler X (8)
Timer X latch (8)
Timer X (8)
Data bus
“0”
“1”
“0”
“1”
Writing to timer X latch
Pulse output mode
P0
3
/TX
OUT
output valid
Port P0
3
latch
Port P0
3
direction
register
Prescaler 1 latch (8)
Prescaler 1 (8)
Timer 1 latch (8)
Timer 1 (8)
1/16
Data bus
Timer 1 interrupt
request
Frequency
divider
X
IN
On-chip
oscillator
“00”
“01”
“11”
“0”
“10”
Clock
division ratio
selection bits
CPU mode register