MSM9225B User’s Manual
Chapter 2 Register Descriptions
2 – 27
2.4.6 Communication Input/Output Control Register (TIOC: 2Fhex)
This register sets the input/output mode and output driver format of output pins Tx0 and Tx1.
Writing to the TIOC bit is enabled when the INIT bit of the CAN control register (CANC: 0Ehex) is “1”.
The bit configuration is as follows:
MSB 0CTP1 0CTN1
0CPOL1 0CTP0 0CTN0 0CPOL0 0CMD1 0CMD0
LSB
TIOC (2Fhex), R/W: R/W
Initial
value:
0
0
0
0
0
0
0
0
0CMD1 0CMD0
Output mode of Tx0, Tx1 Input mode of Rx0, Rx1
0
0
0
1
Disabled
1
0
Single-phase mode
1
1
Clock output mode
Differential input mode
0CTP1 0CTN1
0CPOL1 0CTP0 0CTN0 0CPOL0
These bits specify
the output driver
format of the Tx1 pin.
See Table 2-10 for
details.
These bits specify
the output driver
format of the Tx0 pin.
See Table 2-10 for
details.
Differential input mode
Rx0
Rx1
+
–
Figure 2-27 Communication Input/Output Control Register (TIOC)
Summary of Contents for MSM9225B
Page 7: ...Chapter 1 Overview...
Page 13: ...Chapter 2 Register Descriptions...
Page 53: ...Chapter 3 Operational Description...
Page 62: ...Chapter 4 Microcontroller Interface...
Page 71: ...Chapter 5 Electrical Characteristics...
Page 81: ...Appendixes...