UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
202 of 268
NXP Semiconductors
UM10413
MPT612 User manual
24. Real-Time Clock (RTC)
24.1 Introduction
References to Deep power-down mode and to control registers PWRCTRL and GPREG0
to GPREG3 only apply to revision A and above of the MPT612. Deep power-down mode
is implemented in addition to Idle and Power-down modes; see
.
(1) Counter is enabled only when bit WDEN is set and a valid feed sequence is done.
(2) WDEN and WDRESET are sticky bits. Once set, they cannot be cleared until the watchdog timer
underflows or an external reset occurs.
Fig 60. Watchdog timer block diagram
WDTC
32-BIT DOWN
COUNTER
CURRENT WD
TIMER COUNT
enable
count
(1)
WDEN
(2)
WDTOF
WDINT
SHADOW BIT
WDRESET
(2)
reset
interrupt
feed
sequence
feed error
feed ok
WDFEED
underflow
WDTV
register
WDMOD
register
PCLK
/ 4
aaa-000623