
UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
76 of 268
NXP Semiconductors
UM10413
MPT612 User manual
14. Universal Asynchronous Receiver/Transmitter 0 (UART0)
14.1 Features
•
16 byte receive and transmit FIFOs
•
Register locations conforming to ‘550 industry standard
•
Receiver FIFO trigger points at 1, 4, 8, and 14 bytes
•
Built-in fractional baud rate generator with autobauding capabilities.
•
Mechanism that enables software and hardware flow control implementation
14.2 Pin
description
14.3 Register
description
UART0 contains registers organized as shown in
. The Divisor Latch Access Bit
(DLAB) is contained in U0LCR[7] and enables access to the divisor latches.
Fig 17. Illustration of the fast and slow GPIO access and output showing a 3.5
increase of the pin output
frequency
aaa-000580
Table 81:
UART0 pin description
Pin
Type
Description
RXD0
input
serial input
: serial receive data
TXD0
output
serial output
: serial transmit data