160
Chapter 5
Memory Access Control Function
Preliminary User’s Manual U14913EE1V0UM00
Figure 5-6: Page ROM Access Timing (3/4)
(c) During read (address setup wait, idle state insertion) (when half word/word access with 8-
bit bus width or when word access with 16-bit bus width)
Remarks: 1. The circles
❍
indicate the sampling timing.
2. The broken line indicates the high-impedance state.
3. CSn = CS2 to CS4
TASW
T1
Off-page address
Data
WAIT (input)
D0 to D15 (I/O)
D0 to D7 (I/O)
LWR (output)
UWR (output)
RD (output)
CSn (output)
A0 to A23 (output)
CLKOUT (output)
Data
On-page address
TASW
TO1
TO2
TI
T2
Summary of Contents for V850E/CA1 ATOMIC
Page 6: ...6 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 52: ...52 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 144: ...144 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 162: ...162 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 224: ...224 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 308: ...308 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 512: ...512 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 564: ...564 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 566: ...566 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 584: ...584 Preliminary User s Manual U14913EE1V0UM00 MEMO ...