357
Chapter 12
Serial Interface Function
Preliminary User’s Manual U14913EE1V0UM00
(c) Transmission/reception completion interrupt request signals (INTCSI0, INTCSI1)
INTCSI0n is set (1) upon completion of data transmission/reception.
Caution: The delay mode (CSIT bit = 1) is valid only in the master mode (bits CKS2 to CKS0 of
the CSICn register are not 111B). The delay mode cannot be set when the slave mode
is set (bits CKS2 to CKS0 = 111B).
Figure 12-36: Timing Chart of Interrupt Request Signal Output in Delay Mode (1/2)
(a) When CKP bit = 0, DAP bit = 0
Remarks: 1. n = 0, 1
2. Reg_R/W:Internal signal. This signal indicates that receive data buffer register (SIRBn/
SIRBLn) read or transmit data buffer register (SOTBn/SOTBLn) write was performed.
DI7
DI6
DI5
DI4
DI3
DI2
DI1
DI0
DO7
DO6
DO5
DO4
DO3
DO2
DO1
DO0
(input/output)
SCKn (input/output)
SIn (input)
SOn (output)
Reg_R/W
INTCSIn
interrupt
CSOT bit
Delay
Summary of Contents for V850E/CA1 ATOMIC
Page 6: ...6 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 52: ...52 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 144: ...144 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 162: ...162 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 224: ...224 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 308: ...308 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 512: ...512 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 564: ...564 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 566: ...566 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Page 584: ...584 Preliminary User s Manual U14913EE1V0UM00 MEMO ...