Nations Technologies Inc.
Tel
:
+86-755-86309900
:
Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North.
Nanshan District, Shenzhen, 518057, P.R.China
580
/
631
Bit field
Name
Description
this bit. See Figure 25-7.
16
RQCPM2
Request completed mailbox 2
When the last request (send or abort) for mailbox 2 is completed, the hardware
will set this bit.
Writing '1' to this bit by software can clear it; When the hardware receives the
send request, it can also clear this bit (the CAN_TMI2.TXRQ bit is set).
When this bit is cleared, other sending status bits (CAN_TSTS.TXOKM2,
CAN_TSTS.ALSTM2 and CAN_TSTS.TERRM2 bits) of mailbox 2 are also
cleared.
15
ABRQM1
Abort request for mailbox 1
Set this bit, the software can stop the sending request of mailbox 1, and the
hardware clears this bit when the sending message of mailbox 1 is idle. If there is
no message waiting to be sent in mailbox 1, it will have no effect to set this bit.
14:12
Reserved
Reserved, the reset value must be maintained.
11
TERRM1
Transmission error of mailbox 1
When the mailbox 1 fails to send due to an error, set this bit.
10
ALSTM1
Arbitration lost for mailbox 1
When the mailbox 1 fails to send due to the loss of arbitration, set this bit
9
TXOKM1
Transmission OK of mailbox 1
The hardware updates this bit after each sending attempt of mailbox 1:
0: The last sending attempt is not yet successful;
1: The last sending attempt was successful.
When the sending request of mailbox 1 is successfully completed, the hardware
sets this bit. See Figure 25-7.
8
RQCPM1
Request completed mailbox 1
When the last request (send or abort) for mailbox 1 is completed, the hardware
sets this bit.
Writing '1' to this bit by software can clear it; When the hardware receives the
send request, it can also clears this bit (the CAN_TMI1.TXRQ bit is set).
When this bit is cleared, other sending status bits (CAN_TSTS.TXOKM1,
CAN_TSTS.ALSTM1 and CAN_TSTS.TERRM1 bits) of mailbox 1 are also
cleared.
7
ABRQM0
Abort request for mailbox 0
The software can stop the sending request of mailbox 0 by setting this bit , and the
hardware clears this bit when the sending message of mailbox 0 is idle. If there is
no message waiting to be sent in mailbox 0, it will have no effect to set this bit.
6:4
Reserved
Reserved, the reset value must be maintained.
3
TERRM0
Transmission error of mailbox 0
When the mailbox 0 fails to send due to an error, set this bit.
2
ALSTM0
Arbitration lost for mailbox 0
When the mailbox 0 fails to send due to the loss of arbitration, set this bit