LCSR Programming Model
http://www.mcg.mot.com/literature
2-93
2
Interrupt Level Register 3 (bits 16-23)
This register is used to define the level of the software 4 interrupt and the
software 5 interrupt.
SW4 LEVEL These bits define the level of the software 4 interrupt.
SW5 LEVEL These bits define the level of the software 5 interrupt.
Interrupt Level Register 3 (bits 8-15)
This register is used to define the level of the software 2 interrupt and the
software 3 interrupt.
SW2 LEVEL These bits define the level of the software 2 interrupt.
SW3 LEVEL These bits define the level of the software 3 interrupt.
ADR/SIZ
$FFF40080 (8 bits [6 used] of 32)
BIT
23
22
21
20
19
18
17
16
NAME
SW5 LEVEL
SW4 LEVEL
OPER
R/W
R/W
RESET
0 PSL
0 PSL
ADR/SIZ
$FFF40080 (8 bits [6 used] of 32)
BIT
15
14
13
12
11
10
9
8
NAME
SW3 LEVEL
SW2 LEVEL
OPER
R/W
R/W
RESET
0 PSL
0 PSL
Summary of Contents for MVME172
Page 6: ...Place holder ...
Page 18: ...xviii ...
Page 78: ...1 60 Computer Group Literature Center Web Site Board Description and Memory Maps 1 ...
Page 332: ...5 42 Computer Group Literature Center Web Site MCECC 5 ...
Page 336: ...A 4 Related Documentation A ...
Page 352: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...
Page 354: ......