LCSR Programming Model
http://www.mcg.mot.com/literature
2-29
2
VMEbus Slave Ending Address Register 2
This register is the ending address register for the second VMEbus to local
bus map decoder.
VMEbus Slave Starting Address Register 2
This register is the starting address register for the second VMEbus to local
bus map decoder.
VMEbus Slave Address Translation Address Offset Register 1
This register is the address translation address register for the first
VMEbus to local bus map decoder. It should be programmed to the local
bus starting address. When the adder is engaged, this register is the offset
value.
ADR/SIZ
$FFF40004 (16 bits of 32)
BIT
31
. . .
16
NAME
Ending Address Register 2
OPER
R/W
RESET
0 PS
ADR/SIZ
$FFF40004 (16 bits of 32)
BIT
15
. . .
0
NAME
Starting Address Register 2
OPER
R/W
RESET
0 PS
ADR/SIZ
$FFF40008 (16 bits of 32)
BIT
31
. . .
16
NAME
Address Translation Address Offset Register 1
OPER
R/W
RESET
0 PS
Summary of Contents for MVME172
Page 6: ...Place holder ...
Page 18: ...xviii ...
Page 78: ...1 60 Computer Group Literature Center Web Site Board Description and Memory Maps 1 ...
Page 332: ...5 42 Computer Group Literature Center Web Site MCECC 5 ...
Page 336: ...A 4 Related Documentation A ...
Page 352: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...
Page 354: ......