Programming Model
http://www.mcg.mot.com/literature
3-47
3
MLTO
When this bit is set, the MPU received a TEA and the
status indicated a local bus time-out. This bit is cleared by
a writing a one to the MCLR bit in this register. This bit is
used with the "No VMEbus Interface" option and is
duplicated in the VMEchip2 at address $FFF40048 bit 7.
MLPE
When this bit is set, the MPU received a TEA and the
status indicated a parity error during a DRAM data
transfer. This bit is cleared by writing a one to the MCLR
bit in this register. This bit is used with the "No VMEbus
Interface" option and is duplicated in the VMEchip2 at
address $FFF40048 bit 9.
MLBE
When this bit is set, the MPU received a TEA and
additional status was not provided. This bit is cleared by
writing a one to the MCLR bit in this register. This bit is
used with the "No VMEbus Interface" option and is
duplicated in the VMEchip2 at address $FFF40048 bit 10.
MCLR
Writing a one to this bit clears the MPU status bits 8, 9 and
10 (MLTO, MLPE, and MLBE) in this register.
Summary of Contents for MVME172
Page 6: ...Place holder ...
Page 18: ...xviii ...
Page 78: ...1 60 Computer Group Literature Center Web Site Board Description and Memory Maps 1 ...
Page 332: ...5 42 Computer Group Literature Center Web Site MCECC 5 ...
Page 336: ...A 4 Related Documentation A ...
Page 352: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...
Page 354: ......