MOTOROLA
OnCE™ DEBUG MODULE
MMC2001
16-10
REFERENCE MANUAL
FRZC — Freeze Control
This control bit is used in conjunction with memory breakpoint B registers to select
between asserting a breakpoint condition when a memory breakpoint B occurs, or
freezing the PC FIFO from further updates when memory breakpoint B occurs while
allowing the CPU to continue execution. The PC FIFO remains frozen until the FRZO
bit in the OSR is cleared.
0 =
Memory breakpoint B occurrence causes assertion of a breakpoint condition
1 =
Memory breakpoint B occurrence causes a freeze of PC FIFO from further
updates and no breakpoint assertion
RCB, RCA — Memory Breakpoint B, A Range Control
These control bits condition enabled memory breakpoints. They condition whether
memory breakpoint matches will occur when a memory address falls either within the
range defined by memory base address and mask, or outside the range.
0 =
Condition breakpoint on access within range
1 =
Condition breakpoint on access outside of range
BCB, BCA — Memory Breakpoint B, A Control
These control bits enable memory breakpoints and qualify the access attributes to
select whether the breakpoint match will be recognized for read, write, or instruction
fetch (program space) accesses. These bits are cleared on test logic reset. See Table
16-3 for the definition of the BCA and BCB fields.
Table 16-3 Memory Breakpoint Control Field Settings
BC4
BC3
BC2
BC1
BC0
Description
0
0
0
0
0
Breakpoint disabled
0
0
0
0
1
Qualify match with any access
0
0
0
1
0
Qualify match with any instruction access
0
0
0
1
1
Qualify match with any data access
0
0
1
0
0
Qualify match with any change of flow instruction access
0
0
1
0
1
Qualify match with any data write
0
0
1
1
0
Qualify match with any data read
0
0
1
1
1
Reserved
0
1
x
x
x
Reserved
1
0
0
0
0
Reserved
1
0
0
0
1
Qualify match with any user access
1
0
0
1
0
Qualify match with any user instruction access
1
0
0
1
1
Qualify match with any user data access
1
0
1
0
0
Qualify match with any user change of flow access
1
0
1
0
1
Qualify match with any user data write
1
0
1
1
0
Qualify match with any user data read
1
0
1
1
1
Reserved
1
1
0
0
0
Reserved
1
1
0
0
1
Qualify match with any supervisor access
1
1
0
1
0
Qualify match with any supervisor instruction access
1
1
0
1
1
Qualify match with any supervisor data access
1
1
1
0
0
Qualify match with any supervisor change of flow access
1
1
1
0
1
Qualify match with any supervisor data write
1
1
1
1
0
Qualify match with any supervisor data read
1
1
1
1
1
Reserved
Freescale Semiconductor,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc.
..