vi
DSP56309UM/D MOTOROLA
Triple Timer Signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-4
HOST INTERFACE (HI08) . . . . . . . . . . . . . . . . . . . 6-1
INTRODUCTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-3
HI08 FEATURES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-3
Host to DSP Core Interface. . . . . . . . . . . . . . . . . . . . . . . . 6-3
HI08-to-Host Processor Interface . . . . . . . . . . . . . . . . . . . 6-4
HI08 HOST PORT SIGNALS. . . . . . . . . . . . . . . . . . . . . . . . . 6-6
HI08 BLOCK DIAGRAM . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-7
HI08 DSP SIDE PROGRAMMERÕS MODEL. . . . . . . . . . . . . 6-8
Host Receive Data Register (HRX). . . . . . . . . . . . . . . . . . 6-8
Host Transmit Data Register (HTX) . . . . . . . . . . . . . . . . . 6-9
Host Control Register (HCR). . . . . . . . . . . . . . . . . . . . . . . 6-9
HCR Host Receive Interrupt Enable (HRIE) Bit 0 . . . 6-10
HCR Host Transmit Interrupt Enable (HTIE) Bit 1 . . . 6-10
HCR Host Command Interrupt Enable (HCIE) Bit 2 . . 6-10
HCR Host Flags 2,3 (HF[3:2]) Bits 3, 4 . . . . . . . . . . . 6-10
HCR Reserved Bits 5-15 . . . . . . . . . . . . . . . . . . . . . . 6-10
Host Status Register (HSR) . . . . . . . . . . . . . . . . . . . . . . 6-11
HSR Host Receive Data Full (HRDF) Bit 0 . . . . . . . . 6-11
HSR Host Transmit Data Empty (HTDE) Bit 1 . . . . . . 6-11
HSR Host Command Pending (HCP) Bit 2 . . . . . . . . 6-11
HSR Host Flags 0, 1 (HF[1:0]) Bits 3, 4 . . . . . . . . . . . 6-11
HSR Reserved Bits 5-15 . . . . . . . . . . . . . . . . . . . . . . 6-11
Host Base Address Register (HBAR) . . . . . . . . . . . . . . . 6-12
HBAR Base Address (BA[10:3]) Bits 0-7 . . . . . . . . . . 6-12
HBAR Reserved Bits 8-15 . . . . . . . . . . . . . . . . . . . . . 6-12
Host Port Control Register (HPCR). . . . . . . . . . . . . . . . . 6-12
HPCR Host GPIO Port Enable (HGEN) Bit 0 . . . . . . . 6-13
HPCR Host Address Line 8 Enable (HA8EN) Bit 1 . . 6-13
HPCR Host Address Line 9 Enable (HA9EN) Bit 2 . . 6-13
HPCR Host Chip Select Enable (HCSEN) Bit 3 . . . . . 6-13
HPCR Host Request Enable (HREN) Bit 4 . . . . . . . . 6-14
HPCR Host Acknowledge Enable (HAEN) Bit 5. . . . . 6-14
HPCR Host Enable (HEN) Bit 6 . . . . . . . . . . . . . . . . . 6-14
HPCR Reserved Bit 7. . . . . . . . . . . . . . . . . . . . . . . . . 6-14
Summary of Contents for DSP56309
Page 25: ...xxii DSP56309UM D MOTOROLA Figure D 25 Port E Registers PCRE PRRE PDRE D 39 ...
Page 30: ...MOTOROLA DSP56309UM D 1 1 SECTION 1 DSP56309 OVERVIEW ...
Page 47: ...1 18 DSP56309UM D MOTOROLA DSP56309 Overview DSP56309 Architecture Overview ...
Page 48: ...MOTOROLA DSP56309UM D 2 1 SECTION 2 SIGNAL CONNECTION DESCRIPTIONS ...
Page 85: ...2 38 DSP56309UM D MOTOROLA Signal Connection Descriptions OnCE JTAG Interface ...
Page 86: ...MOTOROLA DSP56309UM D 3 1 SECTION 3 MEMORY CONFIGURATION ...
Page 104: ...MOTOROLA DSP56309UM D 4 1 SECTION 4 CORE CONFIGURATION ...
Page 124: ...MOTOROLA DSP56309UM D 5 1 SECTION 5 GENERAL PURPOSE I O ...
Page 125: ...5 2 DSP56309UM D MOTOROLA General Purpose I O 5 1 INTRODUCTION 5 3 5 2 PROGRAMMING MODEL 5 3 ...
Page 128: ...MOTOROLA DSP56309UM D 6 1 SECTION 6 HOST INTERFACE HI08 ...
Page 166: ...MOTOROLA DSP56309UM D 7 1 SECTION 7 ENHANCED SYNCHRONOUS SERIAL INTERFACE ESSI ...
Page 212: ...MOTOROLA DSP56309UM D 8 1 SECTION 8 SERIAL COMMUNICATION INTERFACE SCI ...
Page 241: ...8 30 DSP56309UM D MOTOROLA Serial Communication Interface SCI GPIO Signals and Registers ...
Page 242: ...MOTOROLA DSP56309UM D 9 1 SECTION 9 TRIPLE TIMER MODULE ...
Page 269: ...9 28 DSP56309UM D MOTOROLA Triple Timer Module Timer Operational Modes ...
Page 270: ...MOTOROLA DSP56309UM D 10 1 SECTION 10 ON CHIP EMULATION MODULE ...
Page 302: ...MOTOROLA DSP56309UM D 11 1 SECTION 11 JTAG PORT ...
Page 369: ...C 22 DSP56309UM D MOTOROLA DSP56309 BSDL Listing ...
Page 370: ...MOTOROLA DSP56309UM D D 1 APPENDIX D PROGRAMMING REFERENCE ...
Page 405: ......
Page 409: ......