JTAG Port
Introduction
MOTOROLA
DSP56309UM/D 11-3
11.1
INTRODUCTION
The DSP56300 core provides a dedicated user-accessible test access port (TAP) that is
fully compatible with the
I
EEE 1149.1 Standard Test Access Port and Boundary Scan
Architecture
. Problems associated with testing high density circuit boards have led to
development of this proposed standard under the sponsorship of the Test Technology
Committee of IEEE and the JTAG. The DSP56300 core implementation supports
circuit-board test strategies based on this standard.
The test logic includes a TAP that consists of five dedicated signals, a 16-state controller,
and three test data registers. A Boundary Scan Register (BSR) links all device signals into
a single shift register. The test logic, implemented utilizing static logic design, is
independent of the device system logic. The DSP56300 core implementation provides the
following capabilities:
¥ Performs boundary scan operations to test circuit-board electrical continuity
(EXTEST)
¥ Bypasses the DSP56300 core for a given circuit-board test by effectively reducing
the BSR to a single cell (BYPASS)
¥ Samples the DSP56300 core-based device system signals during operation and
transparently shifts out the result in the BSR
¥ Preloads values to output signals prior to invoking the EXTEST instruction
(SAMPLE/PRELOAD)
¥ Disables the output drive to signals during circuit-board testing (HI-Z)
¥ Provides a means of accessing the OnCE controller and circuits to control a target
system (ENABLE_ONCE)
¥ Provides a means of entering debug Mode (DEBUG_REQUEST)
¥ Queries identification information (manufacturer, part number and version) from
a DSP56300 core-based device (IDCODE)
¥ Forces test data onto the outputs of a DSP56300 core-based device while replacing
its boundary scan register in the serial data path with a single bit register
(CLAMP)
This section, which includes aspects of the JTAG implementation that are specific to the
DSP56300 core, is intended to be used with the supporting IEEE 1149.1 document. The
discussion includes those items required by the standard to be defined and, in certain
cases, provides additional information specific to the DSP56300 core implementation.
For internal details and applications of the standard, refer to the IEEE 1149.1 document.
shows a block diagram of the TAP port.
Summary of Contents for DSP56309
Page 25: ...xxii DSP56309UM D MOTOROLA Figure D 25 Port E Registers PCRE PRRE PDRE D 39 ...
Page 30: ...MOTOROLA DSP56309UM D 1 1 SECTION 1 DSP56309 OVERVIEW ...
Page 47: ...1 18 DSP56309UM D MOTOROLA DSP56309 Overview DSP56309 Architecture Overview ...
Page 48: ...MOTOROLA DSP56309UM D 2 1 SECTION 2 SIGNAL CONNECTION DESCRIPTIONS ...
Page 85: ...2 38 DSP56309UM D MOTOROLA Signal Connection Descriptions OnCE JTAG Interface ...
Page 86: ...MOTOROLA DSP56309UM D 3 1 SECTION 3 MEMORY CONFIGURATION ...
Page 104: ...MOTOROLA DSP56309UM D 4 1 SECTION 4 CORE CONFIGURATION ...
Page 124: ...MOTOROLA DSP56309UM D 5 1 SECTION 5 GENERAL PURPOSE I O ...
Page 125: ...5 2 DSP56309UM D MOTOROLA General Purpose I O 5 1 INTRODUCTION 5 3 5 2 PROGRAMMING MODEL 5 3 ...
Page 128: ...MOTOROLA DSP56309UM D 6 1 SECTION 6 HOST INTERFACE HI08 ...
Page 166: ...MOTOROLA DSP56309UM D 7 1 SECTION 7 ENHANCED SYNCHRONOUS SERIAL INTERFACE ESSI ...
Page 212: ...MOTOROLA DSP56309UM D 8 1 SECTION 8 SERIAL COMMUNICATION INTERFACE SCI ...
Page 241: ...8 30 DSP56309UM D MOTOROLA Serial Communication Interface SCI GPIO Signals and Registers ...
Page 242: ...MOTOROLA DSP56309UM D 9 1 SECTION 9 TRIPLE TIMER MODULE ...
Page 269: ...9 28 DSP56309UM D MOTOROLA Triple Timer Module Timer Operational Modes ...
Page 270: ...MOTOROLA DSP56309UM D 10 1 SECTION 10 ON CHIP EMULATION MODULE ...
Page 302: ...MOTOROLA DSP56309UM D 11 1 SECTION 11 JTAG PORT ...
Page 369: ...C 22 DSP56309UM D MOTOROLA DSP56309 BSDL Listing ...
Page 370: ...MOTOROLA DSP56309UM D D 1 APPENDIX D PROGRAMMING REFERENCE ...
Page 405: ......
Page 409: ......