D
I-2
DSP56309UM/D MOTOROLA
bits 0Ð7ÑPrescale Modulus Select bits
(PM0ÐPM7)
7-11
bits 8Ð10Ñreserved bits
7-11
bit 11ÑPrescaler Range bit (PSR)
7-11
bits 12Ð16ÑFrame Rate Divider Control bits
(DC4ÐDC0)
7-12
bit 17Ñreserved bit
7-13
bit 18ÑAlignment Control bit (ALC)
7-13
bits 19Ð21ÑWord Length Control bits
(WL0ÐWL1)
7-14
bit 22ÑSelect SC1 as Transmitter 0 Drive
Enable bit (SSC1)
7-14
bit 23Ñreserved bit
7-14
reserved bitsÑbit 17
7-13
reserved bitsÑbit 23
7-14
reserved bitsÑbits 8Ð10
7-11
CRB register
bits 0Ð1ÑSerial Output Flag bits
(OF0ÐOF1)
7-15
bit 2ÑSerial Control 0 Direction bit
(SCD0)
7-16
bit 3ÑSerial Control 1 Direction bit
(SCD1)
7-16
bit 4ÑSerial Control 2 Direction bit
(SCD2)
7-16
bit 5ÑClock Source Direction bit (SCKD)
7-16
bit 6ÑShift Direction bit (SHFD)
7-17
bits 7Ð8ÑFrame Sync Length bits
(FSL1ÐFSL0)
7-17
bit 9ÑFrame Sync Relative Timing bit
(FSR)
7-17
bit 10ÑFrame Sync Polarity bit (FSP)
7-17
bit 11ÑClock Polarity bit (CKP)
7-18
bit 12ÑAsynchronous/Synchronous bit
(SYN)
7-18
bit 13ÑESSI Mode Select bit (MOD)
7-20
bit 14ÑESSI Transmit 2 Enable bit (TE2)
7-22
bit 15ÑESSI Transmit 1 Enable bit (TE1)
7-23
bit 16ÑESSI Transmit 0 Enable bit (TE0)
7-24
bit 17ÑESSI Receive Enable bit (RE)
7-26
bit 18ÑESSI Transmit Interrupt Enable bit
(TIE)
7-26
bit 19ÑESSI Receive Interrupt Enable bit
(RIE)
7-26
bit 20ÑESSI Transmit Last Slot Interrupt
Enable bit (TLIE)
7-26
bit 21ÑESSI Receive Last Slot Interrupt Enable
bit (RLIE)
7-27
bit 22ÑESSI Transmit Exception Interrupt
Enable bit (TEIE)
7-27
bit 23ÑESSI Receive Exception Interrupt
Enable bit (REIE)
7-27
crystal input
2-8
CVR register
bits 0Ð6ÑHost Vector bits (HV0ÐHV6)
6-25
D
D0ÐD23
2-10
data ALU
1-8
registers
1-8
data bus
2-3
signals
2-10
Data Output bit (DO)
9-14
DC4ÐDC0 bits
7-12
DE signal
2-37
,
10-4
Debug Event signal (DE signal)
10-4
Debug mode
in OnCE module
10-16
DEBUG_REQUEST instruction
11-11
executing during Stop state
10-17
executing during Wait state
10-17
executing in OnCE module
10-17
Direct Memory Access (DMA)
1-15
Divide Factor (DF)
1-11
DMA
1-15
triggered by timer
9-27
DO bit
9-14
DO loop
1-10
Double Data Strobe
2-4
Double Host Request bit (HDRQ)
6-23
DRAM
1-13
DS
2-4
DSP56300 core
1-3
,
1-6
DSP56300 Family Manual
1-3
,
1-7
DSP56303 Functional Signal Groupings
2-3
signal groupings
2-3
DSP56303 Technical Data
1-3
E
ENABLE_ONCE instruction
11-11
Enhanced Synchronous Serial Interface
(ESSI)
1-16
,
2-3
,
2-25
,
2-28
Enhanced Synchronous Serial Interface 0
2-24
Enhanced Synchronous Serial Interface 1
2-28
equates
BIU
B-13
Summary of Contents for DSP56309
Page 25: ...xxii DSP56309UM D MOTOROLA Figure D 25 Port E Registers PCRE PRRE PDRE D 39 ...
Page 30: ...MOTOROLA DSP56309UM D 1 1 SECTION 1 DSP56309 OVERVIEW ...
Page 47: ...1 18 DSP56309UM D MOTOROLA DSP56309 Overview DSP56309 Architecture Overview ...
Page 48: ...MOTOROLA DSP56309UM D 2 1 SECTION 2 SIGNAL CONNECTION DESCRIPTIONS ...
Page 85: ...2 38 DSP56309UM D MOTOROLA Signal Connection Descriptions OnCE JTAG Interface ...
Page 86: ...MOTOROLA DSP56309UM D 3 1 SECTION 3 MEMORY CONFIGURATION ...
Page 104: ...MOTOROLA DSP56309UM D 4 1 SECTION 4 CORE CONFIGURATION ...
Page 124: ...MOTOROLA DSP56309UM D 5 1 SECTION 5 GENERAL PURPOSE I O ...
Page 125: ...5 2 DSP56309UM D MOTOROLA General Purpose I O 5 1 INTRODUCTION 5 3 5 2 PROGRAMMING MODEL 5 3 ...
Page 128: ...MOTOROLA DSP56309UM D 6 1 SECTION 6 HOST INTERFACE HI08 ...
Page 166: ...MOTOROLA DSP56309UM D 7 1 SECTION 7 ENHANCED SYNCHRONOUS SERIAL INTERFACE ESSI ...
Page 212: ...MOTOROLA DSP56309UM D 8 1 SECTION 8 SERIAL COMMUNICATION INTERFACE SCI ...
Page 241: ...8 30 DSP56309UM D MOTOROLA Serial Communication Interface SCI GPIO Signals and Registers ...
Page 242: ...MOTOROLA DSP56309UM D 9 1 SECTION 9 TRIPLE TIMER MODULE ...
Page 269: ...9 28 DSP56309UM D MOTOROLA Triple Timer Module Timer Operational Modes ...
Page 270: ...MOTOROLA DSP56309UM D 10 1 SECTION 10 ON CHIP EMULATION MODULE ...
Page 302: ...MOTOROLA DSP56309UM D 11 1 SECTION 11 JTAG PORT ...
Page 369: ...C 22 DSP56309UM D MOTOROLA DSP56309 BSDL Listing ...
Page 370: ...MOTOROLA DSP56309UM D D 1 APPENDIX D PROGRAMMING REFERENCE ...
Page 405: ......
Page 409: ......