ECP5 and ECP5-5G High-Speed I/O Interface
Technical Note
© 2014-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
32
FPGA-TN-02035-1.3
FPGA
(DDR Memory Controller)
DQ[7:0]
DQS/DQS#
DM
CA[9:0]
CSN, CKE
ODT(LPDDR3)
CK/CK#
DDR Memory
8
/
10
/
DQ[7:0]
DQS/DQS#
DM
CA[9:0]
CSN, CKE
ODT(LPDDR3)
CK/CK#
DQ[7:0]
DQS/DQS#
DM
CA[9:0]
CSN, CKE
ODT
CK/CK#
Figure 6.2. Typical LPDDR2/LPDDR3 Memory Interface
DQS(at PIN)
DQ(at PIN)
DQS(at IDDR)
DQ(at IDDR)
90 degree phase shift between DQS pin to IDDR
Preamble
Postamble
Figure 6.3. DQ-DQS During Read
DDR 1 / DDR 2
DDR 3
DQS(at PIN)
DQ(at PIN)
DQS(at PIN)
DQ(at PIN)
Figure 6.4. DQ-DQS During Write
shows the different DDR memory configurations and features supported by ECP5 and ECP5-5G device.