
Rev. 1.00
9� of ���
�an�a�� 1�� �01�
Standard 8051 8-Bit Flash MCU
HT85F2260/HT85F2270/HT85F2280
Interrupts
Interrupt Register Contents
Name
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
IEN0
EAL
(WDT)
ET�
ES0
ET1
EX1
ET0
EX0
IEN1
EXEN�
(SWDT)
ET3
ECMP
EX6
EX�
EX4
EX3
IEN�
—
—
—
—
—
ES1
ELVD
EX�
IEN3
—
—
—
—
ETB
EADC
EI�C
ESPI
IRCON
EXF�
TF�
IEX6
IEX�
IEX4
IEX3
IEX�
—
IRCON�
—
—
—
—
LVDF
TBF
CMPF
IADC
S0CON
(SM0)
(SM1)
(SM�0)
(REN0)
(TB80)
(RB80)
TI0
RI0
S1CON
(SM)
—
(SM�1)
(REN1)
(TB81)
(RB81)
TI1
RI1
TCON
TF1
(TR1)
TF0
(TR0)
IE1
IT1
IE0
IT0
T�CON
—
I3FR
I�FR
(T�R1)
(T�R0)
(T�CM)
(T�I1)
(T�I0)
T3CON
(GATE3)
(C/T3)
(T3M1)
(T3M0)
—
—
TF3
(TR3)
SPSTA
SPIF
WCOL
SSERR
MODF
—
—
—
—
CPICR
CP1IF
CP1IEN
CP1P1
CP1P0
CP0IF
CP0IEN
CP0P1
CP0P0
I�CCON
—
(ENSI)
(STA)
(STO)
SI
(AA)
—
—
Note:
The bits in b�ackets a�e �sed to manage othe� f�nctions and not �elated to the inte���pt cont�ol.
IEN0 Register
SFR Address: A8h
Bit
7
6
5
4
3
2
1
0
Name
EAL
WDT
ET�
ES0
ET1
EX1
ET0
EX0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
POR
0
0
0
0
0
0
0
0
Bit 7
EAL:
Master interrupt global enable
0: Disable
1: Enable
Bit 6
WDT:
Watchdog timer refresh flag
Described elsewhere
Bit 5
ET2:
Timer 2 interrupt enable
0: Disable
1: Enable
Bit 4
ES0:
UART0 interrupt enable
0: Disable
1: Enable
Bit 3
ET1:
Timer 1 interrupt enable
0: Disable
1: Enable
Bit 2
EX1:
External interrupt 1 enable
0: Disable
1: Enable
Bit 1
ET0:
Timer 0 interrupt enable
0: Disable
1: Enable
Bit 0
EX0:
External interrupt 0 enable
0: Disable
1: Enable