
Rev. 1.00
1�1 of ���
�an�a�� 1�� �01�
Standard 8051 8-Bit Flash MCU
HT85F2260/HT85F2270/HT85F2280
Input/Output Ports
Input/Output Ports
Port 2 Mode Control
P2M0 Register
SFR Address: AEh
Bit
7
6
5
4
3
2
1
0
Name
P�M0.7
P�M0.6
P�M0.�
P�M0.4
P�M0.3
P�M0.�
P�M0.1
P�M0.0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
POR
0
0
0
0
0
0
0
0
P2M1 Register
SFR Address: AFh
Bit
7
6
5
4
3
2
1
0
Name
P�M1.7
P�M1.6
P�M1.�
P�M1.4
P�M1.3
P�M1.�
P�M1.1
P�M1.0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
POR
0
0
0
0
0
0
0
0
Port 3 Mode Control
P3M0 Register
SFR Address: B6h
Bit
7
6
5
4
3
2
1
0
Name
P3M0.7
P3M0.6
P3M0.�
P3M0.4
P3M0.3
P3M0.�
P3M0.1
P3M0.0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
POR
0
0
0
0
0
0
0
0
P3M1 Register
SFR Address: B7h
Bit
7
6
5
4
3
2
1
0
Name
P3M1.7
P3M1.6
P3M1.�
P3M1.4
P3M1.3
P3M1.�
P3M1.1
P3M1.0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
POR
0
0
0
0
0
0
0
0
These registers operate as pairs, for example P0M0 and P0M1, to select the operating mode for
each I/O pin. The following table shows how the PnM0 and PnM1 bits are used to select the I/O
operating mode.
PnM0.m
PnM1.m
Configuration of Port n.m
0
0
Q�asi-bidi�ectional
0
1
P�sh-P�ll O�tp�t
1
0
Inp�t-Onl� – High Impedance Inp�t
1
1
Open-D�ain O�tp�t
Legend:
n=0~3 which selects Po�t 0 to Po�t 3
m=0~7 which selects the po�t pin