
Rev. 1.00
7� of ���
�an�a�� 1�� �01�
Standard 8051 8-Bit Flash MCU
HT85F2260/HT85F2270/HT85F2280
W
atchdog T
imer
WDTCR Register
SFR Address: 96h
Bit
7
6
5
4
3
2
1
0
Name
WE4
WE3
WE�
WE1
WE0
—
—
WDTCS
R/W
R/W
R/W
R/W
R/W
R/W
—
—
R/W
POR
0
1
0
1
0
—
—
0
Bit 7~3
WE4~WE0:
WDT function software control
10101: Disable
01010: Enable - default
Other values: Reset MCU
Bit 2~1
Unimplemented, read as “0”
Bit 0
WDTCS:
Watchdog clock (f
WDT
) select
0: LIRC or LXT
1: f
SYS
/16
Note that the WDTCR value will default to 01010000B after any reset resource which
means that the WDT will be enabled after any reset takes place. For more details
regarding the reset operation, refer to the Reset section.
IP0 Register
SFR Address: B8h
Bit
7
6
5
4
3
2
1
0
Name
—
WDTS
PT�
PS0
PT1
PX1
PT0
PX0
R/W
—
R/W
R/W
R/W
R/W
R/W
R/W
R/W
POR
—
0
0
0
0
0
0
0
Bit 7
Unimplemented, read as “0”
Bit 6
WDTS:
Watchdog timer reset indication flag
0: No Watchdog timer reset
1: Watchdog timer reset
Bit 5
PT2:
Timer 2 Interrupt priority low
Described elsewhere
Bit 4
PS0:
UART 0 Interrupt priority low
Described elsewhere
Bit 3
PT1:
Timer 1 Interrupt priority low
Described elsewhere
Bit 2
PX1:
External interrupt 1 priority low
Described elsewhere
Bit 1
PT0:
Timer 0 Interrupt priority low
Described elsewhere
Bit 0
PX0:
External interrupt 0 priority low
Described elsewhere