
Rev. 1.00
�3 of ���
�an�a�� 1�� �01�
Standard 8051 8-Bit Flash MCU
HT85F2260/HT85F2270/HT85F2280
Pin Descriptions
Absolute Maximum Ratings
7
Absolute Maximum Ratings
Supply Voltage ................................................................................................. V
SS
-0.3V to V
DD
+6.0V
Input Voltage ...................................................................................................V
SS
-0.3V to V
DD
+0.3V
Storage Temperature ...................................................................................................-50°C to 125°C
Operating Temperature ................................................................................................ -40°C to 85°C
I
OL
Total
......................................................................................................................................150mA
I
OH
Total ................................................................................................................................... -100mA
Total Power Dissipation ...........................................................................................................500mW
Note:
These are stress ratings only. Stresses exceeding the range specified under “Absolute
Maximum Ratings” may cause substantial damage to the device. Functional operation of
this device at other conditions beyond those listed in the specification is not implied and
prolonged exposure to extreme conditions may affect device reliability.
8
D.C. Characteristics
Ta=��°C
Symbol
Parameter
Test Conditions
Min. Typ. Max. Unit
V
DD
Conditions
V
DD1
Ope�ating Voltage
(High F�eq�enc� Inte�nal RC OSC)
— f
OSC
=f
SYS
=3.6864MHz
(PLL disabled)
�.�
—
�.�
V
V
DD�
Ope�ating Voltage
(C��stal OSC)
— f
OSC
=f
SYS
=8MHz
(PLL disabled)
�.�
—
�.�
V
V
DD3
Ope�ating Voltage
(PLL)
— f
OSC
=4MHz (C��stal OSC)
f
SYS
=1�MHz (PLL × 3)
�.7
—
�.�
V
V
DD4
Ope�ating Voltage
(PLL)
— f
OSC
=4MHz (C��stal OSC)
f
SYS
=16MHz (PLL × 4)
3.3
—
�.�
V
V
DD�
Ope�ating Voltage
(PLL)
— f
OSC
=4MHz (C��stal OSC)
f
SYS
=�4MHz (PLL × 6)
4.�
—
�.�
V
I
DD1
Ope�ating C���ent
(High F�eq�enc� Inte�nal RC OSC)
3V No load� f
OSC
=f
SYS
=3.6864MHz �
(PLL disabled) ADC off� DAC off�
WDT enable
—
�.0
8.0
mA
�V
—
10.0 1�.0
I
DD�
Ope�ating C���ent
(C��stal OSC)
3V No load� f
OSC
=f
SYS
=8MHz �
(PLL disabled)
ADC off� DAC off� WDT enable
—
6.0
8.�
mA
�V
—
1�.�
�0
I
DD3
Ope�ating C���ent (PLL)
3V No load� f
OSC
=4MHz (C��stal OSC)
f
SYS
=1�MHz (PLL × 3)
ADC off� DAC off� WDT enable
—
8.0
1�.0
mA
�V
—
16
��
I
DD4
Ope�ating C���ent (PLL)
�V
No load�
f
OSC
=4MHz (C��stal OSC)
f
SYS
=16MHz (PLL × 4)
ADC off� DAC off� WDT enable
—
�0
30
mA
I
DD�
Ope�ating C���ent (PLL)
�V
No load�
f
OSC
=4MHz (C��stal OSC)
f
SYS
=�4MHz (PLL × 6)
ADC off� DAC off� WDT enable
—
�8
40
mA