
Rev. 1.00
�� of ���
�an�a�� 1�� �01�
Standard 8051 8-Bit Flash MCU
HT85F2260/HT85F2270/HT85F2280
Pin Descriptions
Pin Name
Function
OPT
I/T
O/T
Description
P4.3/AIN.3
P4.3
P4M0
P4M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
AIN.3
—
AN
—
ADC Inp�t Channel 3
P4.4/AIN.4
P4.4
P4M0
P4M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
AIN.4
—
AN
—
ADC Inp�t Channel 4
P4.�/AIN.�
P4.�
P4M0
P4M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
AIN.�
—
AN
—
ADC Inp�t Channel �
P4.6/AIN.6
P4.6
P4M0
P4M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
AIN.6
—
AN
—
ADC Inp�t Channel 6
P4.7/AIN.7
P4.7
P4M0
P4M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
AIN.7
—
AN
—
ADC Inp�t Channel 7
P�.0~P�.3
P�.0~P�.3
P�M0
P�M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
P�.4/C0OUT
P�.4
P�M0
P�M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
C0OUT
—
—
CMOS Compa�ato� 0 O�tp�t
P�.�/XT1
P�.�
P�M0
P�M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
XT1
—
LXT
—
Low F�eq�enc� C��stal Oscillato�
P�.6/XT�
P�.6
P�M0
P�M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
XT�
—
—
LXT
Low F�eq�enc� C��stal Oscillato�
P�.7/DAC
P�.7
P�M0
P�M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
DAC
—
—
CMOS DAC O�tp�t
CP0-/CP0+
CP0-
—
AN
—
Compa�ato� 0 Inve�ting Inp�t
CP0+
—
AN
—
Compa�ato� 0 Non-Inve�ting Inp�t
CP1-/CP1+
CP1-
—
AN
—
Compa�ato� 1 Inve�ting Inp�t
CP1+
—
AN
—
Compa�ato� 1 Non-Inve�ting Inp�t
OSC1
OSC1
—
HXT
—
High F�eq�enc� C��stal Oscillato�
OSC�
OSC�
—
—
HXT
High F�eq�enc� C��stal Oscillato�
RESET/ICPCK/TCK
RESET
—
ST
—
RESET pin
ICPCK
—
ST
—
ICP Clock Inp�t
TCK
—
ST
—
Deb�g Clock Inp�t
VREF
VREF
—
AN
—
Refe�ence Voltage fo� ADC/DAC
VDD
VDD
—
PWR
—
Positive Powe� s�ppl� fo� CORE
VCCA1
VCCA1
—
PWR
—
Positive Powe� s�ppl� fo� I/O pad
VCCA�
VCCA�
—
PWR
—
Positive Powe� s�ppl� fo� DAC
VCCA3
VCCA3
—
PWR
—
Positive Powe� s�ppl� fo� ADC
VSS
VSS
—
PWR
—
Negative Powe� s�ppl�
Note:
I/T: Inp�t t�pe;
O/T: O�tp�t t�pe;
ST: Schmitt T�igge� inp�t
OPT: Optional by configuration option (CO) or register option
PWR: Powe�;
NMOS: NMOS o�tp�t
CMOS: CMOS o�tp�t;
AN: Analog inp�t pin
LXT: low f�eq�enc� c��stal oscillato�;
HXT: high f�eq�enc� c��stal oscillato�
Where devices exist in more than one package type the table reflects the situation for the package with the
largest number of pins. For this reason not all pins described in the table may exist on all package types.