![Freescale Semiconductor SC140 DSP Core Reference Manual Download Page 172](http://html1.mh-extra.com/html/freescale-semiconductor/sc140-dsp-core/sc140-dsp-core_reference-manual_2330564172.webp)
4-62
SC140 DSP Core Reference Manual
Event Selector (ES) Registers
Figure 4-23 displays the bit configuration of ESEL_CTRL.
The shaded bits are reserved and should be initialized with zeros for future software compatibility.
Figure 4-23. Event Selector Control Register (ESEL_CTRL)
The ESEL_CTRL fields are described in Table 4-21.
Each of the following event selector registers can enable the system to configure what debug events
(EDCA event, EE event etc.) will cause the outcome controlled by that register (entry into debug state,
debug exception etc.).
BIT 7
6
5
4
3
2
1
BIT 0
SELDTB
SELETB
SEDLDI
SELDM
TYPE
rw
rw
rw
rw
rw
rw
rw
rw
RESET
0
0
0
0
0
0
0
0
Table 4-21. ESEL_CTRL Description
Name
Description
Settings
R
Bits 7–5
Reserved
SELDTB
Bit 4
Selection Bit for Trace Disable —
Determines how the enabled sources
disable trace.
0 = Trace is disabled upon detection of the event by any one
of the sources (ORed) selected on the ESEL_DTB
register.
1 = Trace is disabled upon detection of the event by all the
sources (ANDed) selected on the ESEL_DTB register.
SELETB
Bit 3
Selection Bit for Trace Enable —
Determines how the enabled sources
enable trace.
0 = Trace is enabled upon detection of the event by any one
of the sources (ORed) selected on the ESEL_ETB
register.
1 = Trace is enabled upon detection of the event by all the
sources (ANDed) selected on the ESEL_ETB register.
R
Bit 2
Reserved
SELDI
Bit 1
Selection Bit for Debug Exception —
Determines how the enabled sources
cause a debug exception.
0 = A debug exception is reached upon detection of the
event by any one of the sources (ORed) selected on the
ESEL_DI register.
1 = A debug exception is reached upon detection of the
event by all the sources (ANDed) selected on the
ESEL_DI register.
SELDM
Bit 0
Selection Bit for Debug state —
Determines how the enabled sources
cause the core to enter into debug state.
0 = Core enters debug state upon detection of the event by
any one of the sources (ORed) selected on the
ESEL_DM register.
1 = Core enters debug state upon detection of the event by
all the sources (ANDed) selected on the ESEL_DM
register.
Summary of Contents for SC140 DSP Core
Page 12: ...xii SC140 DSP Core Reference Manual ...
Page 18: ...xviii SC140 DSP Core Reference Manual ...
Page 32: ...1 6 SC140 DSP Core Reference Manual Core Architecture Features ...
Page 180: ...4 70 SC140 DSP Core Reference Manual Trace Unit Registers ...
Page 250: ...6 70 SC140 DSP Core Reference Manual Programming Rules ...
Page 314: ...7 64 SC140 DSP Core Reference Manual NOP Definition ...
Page 463: ...DI SC140 DSP Core Reference Manual A 149 15 8 7 0 DI 1 1 4 1 0 0 1 1 1 1 1 0 1 1 1 1 1 0 1 ...
Page 478: ...A 164 SC140 DSP Core Reference Manual EI ...
Page 618: ...A 304 SC140 DSP Core Reference Manual MOVES 4F s15 sssssssssssssss Signed 15 bit offset ...
Page 638: ...A 324 SC140 DSP Core Reference Manual MPYR ...
Page 746: ...A 432 SC140 DSP Core Reference Manual ZXTA x ...
Page 758: ...I 10 Index ...
Page 759: ...SC140 DSP Core Reference Manual i ...
Page 760: ......