EOnCE Module Internal Architecture
SC140 DSP Core Reference Manual
4-17
•
Reading and writing EOnCE registers from the software
•
Real-time JTAG port access
•
Real-time data transfer
•
Executing instructions while in debug state
•
Samples core PC information in various states
Figure 4-8 displays the EOnCE controller block diagram.
Figure 4-8. EOnCE Controller Block Diagram
The EOnCE controller register set is shown in Table 4-6.
Table 4-6. EOnCE Controller Register Set
Register Name
Description
ECR
EOnCE command register
ESR
EOnCE status register
EMCR
EOnCE monitor and control register
ERCV
EOnCE receive register
ETRSMT
EOnCE transmit register
EE_CTRL
EE signals control register
CORE_CMD
EOnCE core command register
PC_EXCP
PC of the execution set causing illegal or overflow exception
TCK
TDI
TDO
Command Register
Control
Logic
Status Register
Monitor and Control Register
Address
6
0
Address
Decoder
Receive Register
Transmit Register
Update Signal from the TAP Controller
Summary of Contents for SC140 DSP Core
Page 12: ...xii SC140 DSP Core Reference Manual ...
Page 18: ...xviii SC140 DSP Core Reference Manual ...
Page 32: ...1 6 SC140 DSP Core Reference Manual Core Architecture Features ...
Page 180: ...4 70 SC140 DSP Core Reference Manual Trace Unit Registers ...
Page 250: ...6 70 SC140 DSP Core Reference Manual Programming Rules ...
Page 314: ...7 64 SC140 DSP Core Reference Manual NOP Definition ...
Page 463: ...DI SC140 DSP Core Reference Manual A 149 15 8 7 0 DI 1 1 4 1 0 0 1 1 1 1 1 0 1 1 1 1 1 0 1 ...
Page 478: ...A 164 SC140 DSP Core Reference Manual EI ...
Page 618: ...A 304 SC140 DSP Core Reference Manual MOVES 4F s15 sssssssssssssss Signed 15 bit offset ...
Page 638: ...A 324 SC140 DSP Core Reference Manual MPYR ...
Page 746: ...A 432 SC140 DSP Core Reference Manual ZXTA x ...
Page 758: ...I 10 Index ...
Page 759: ...SC140 DSP Core Reference Manual i ...
Page 760: ......