4-18
SC140 DSP Core Reference Manual
EOnCE Module Internal Architecture
The functionality of the EOnCE controller registers is described in
Section 4.7, “EOnCE Controller
Registers.”
4.5.2 Event Counter
The 64-bit event counter is used to count one of the following possible events:
•
System clock
•
Instruction execution
•
Event detection by an event detection channel
•
Tracing into the trace buffer
•
Execution of the DEBUGEV instruction
•
Off-core events from the EC input signals
When the core is in debug state, the event counter does not count core clocks.
The event counter programming model includes three registers:
•
Event counter register (ECNT_CTRL)
•
Downcount event counter value register (ECNT_VAL)
•
Extension counter value register (ECNT_EXT)
PC_NEXT
PC of the next execution set
PC_LAST
PC of the last execution set
PC_DETECT
PC breakpoint address register
Table 4-6. EOnCE Controller Register Set
Register Name
Description
Summary of Contents for SC140 DSP Core
Page 12: ...xii SC140 DSP Core Reference Manual ...
Page 18: ...xviii SC140 DSP Core Reference Manual ...
Page 32: ...1 6 SC140 DSP Core Reference Manual Core Architecture Features ...
Page 180: ...4 70 SC140 DSP Core Reference Manual Trace Unit Registers ...
Page 250: ...6 70 SC140 DSP Core Reference Manual Programming Rules ...
Page 314: ...7 64 SC140 DSP Core Reference Manual NOP Definition ...
Page 463: ...DI SC140 DSP Core Reference Manual A 149 15 8 7 0 DI 1 1 4 1 0 0 1 1 1 1 1 0 1 1 1 1 1 0 1 ...
Page 478: ...A 164 SC140 DSP Core Reference Manual EI ...
Page 618: ...A 304 SC140 DSP Core Reference Manual MOVES 4F s15 sssssssssssssss Signed 15 bit offset ...
Page 638: ...A 324 SC140 DSP Core Reference Manual MPYR ...
Page 746: ...A 432 SC140 DSP Core Reference Manual ZXTA x ...
Page 758: ...I 10 Index ...
Page 759: ...SC140 DSP Core Reference Manual i ...
Page 760: ......