![Curtiss-Wright DTI-VME/S User Manual Download Page 52](http://html.mh-extra.com/html/curtiss-wright/dti-vme-s/dti-vme-s_user-manual_2700303052.webp)
INTERRUPTS
Tail Pointer
The Tail Pointer contains the address of the next standard priority interrupt entry in the
queue. That address does not have to be the next contiguous address.
4.5 Operational Interrupt Registers
Six Operational Interrupt Registers control interrupt processing and are discussed on the
following pages. (See the Registers section of this manual for more information.)
4.5.1 Interrupt Queue Pointer Register 06
The onboard RAM starting address of the standard priority interrupt queue is specified in the
Interrupt Queue Pointer. As interrupt entries are added to the queue, the contents of this
register are updated with the address of the next entry in the queue.
4.5.2 High Priority Interrupt Enable Register 07
The High Priority Interrupt Enable Register allows you to select up to nine events to be
enabled for high priority system handling. When you enable an event as high priority, the
host is notified each time the event occurs.
To enable a particular event for high priority interrupt handling, set the corresponding bit to
1. Setting Bit 0 to 1 enables all standard interrupts to notify the host. See page 3-8 for a bit
explanation of this register.
MSB
LSB
15
14 13
12 11 10 9 8 7 6 5 4 3 2 1 0
DMA
ERR
CMD
ERR
DYN
BUS
SS
FAIL
END
BIT
BIT
FAIL
EOL MSG
ERR
STD
INT
X X X X X X X 1 1 1 1 1 1 1 1 1
Reserved
Copyright 2004
4-4
DTI-VME/S
Summary of Contents for DTI-VME/S
Page 1: ...DTI VME S User Manual Document No T T MU DTXXVS A 0 A2 ...
Page 2: ......
Page 8: ...TABLE OF CONTENTS This page intentionally left blank Copyright 2004 iv DTI VME S ...
Page 28: ...GETTING STARTED This page intentionally left blank Copyright 2004 2 14 DTI VME S ...
Page 48: ...REGISTERS This page intentionally left blank Copyright 2004 3 20 DTI VME S ...
Page 76: ......
Page 77: ...8 INDEX INDEX Copyright 2004 INDEX 1 DTI VME S ...
Page 78: ......