
DECA User Manual
36
www.terasic.com
May 22, 2015
Figure 3-25 Connections between the MAX 10 FPGA and MIPI camera module
Table 3-16 Pin Assignment of MIPI interface
Signal Name
FPGA Pin No. Description
I/O Standard
MIPI_MD_p[0]
PIN_R2
HS Differential MIPI Serial 0 Data Lane(positive)
2.5V
MIPI_MD_n[0]
PIN_R1
HS Differential MIPI Serial 0 Data Lane(negative)
2.5V
MIPI_MD_p[1]
PIN_N1
HS Differential MIPI Serial 1 Data Lane(positive)
2.5V
MIPI_MD_n[1]
PIN_P1
HS Differential MIPI Serial 1 Data Lane(negative)
2.5V
MIPI_MD_p[2]
PIN_T2
HS Differential MIPI Serial 2 Data Lane(negative)
2.5V
MIPI_MD_n[2]
PIN_T1
HS Differential MIPI Serial 2 Data Lane(negative)
2.5V
MIPI_MD_p[3]
PIN_N2
HS Differential MIPI Serial 3 Data Lane(negative)
2.5V
MIPI_MD_n[3]
PIN_N3
HS Differential MIPI Serial 3 Data Lane(negative)
2.5V
MIPI_MC_p
PIN_N5
HS Differential MIPI Serial Clock/Strobe (positive)
2.5V
MIPI_MC_n
PIN_N4
HS Differential MIPI Serial Clock/Strobe (negative)
2.5V
MIPI_LP_MD_p[0] PIN_A4
LP single-ended MIPI Data Lane 0 signal dp0
1.2V
MIPI_LP_MD_n[0] PIN_A3
LP single-ended MIPI Data Lane 0 signal dn0
1.2V
MIPI_LP_MD_p[1] PIN_C3
LP single-ended MIPI Data Lane 1 signal dp1
1.2V
MIPI_LP_MD_n[1] PIN_C2
LP single-ended MIPI Data Lane 1 signal dn1
1.2V
MIPI_LP_MD_p[2] PIN_B1
LP single-ended MIPI Data Lane 2 signal dp2
1.2V
MIPI_LP_MD_n[2] PIN_B2
LP single-ended MIPI Data Lane 2 signal dn2
1.2V