Signal Descriptions
ARM DDI0198D
Copyright © 2001-2003 ARM Limited. All rights reserved.
A-11
TAPID[31:0]
Input
This is the ARM926EJ-S device identification (ID) code
test data register, accessible from the scan chains. It must
be tied to 0x07926F0F for an ARM926EJ-S processor
when the device is instantiated.
TESTMODE
Input
Test mode test signal. This signal must be LOW during
normal operation.
VINITHI
Exception vector
location at reset
Input
Determines the reset location of the exception vectors.
When LOW, the vectors are located at
0x00000000
. When
HIGH, the vectors are located at
0xFFFF0000
.
Table A-5 Miscellaneous signals (continued)
Name
Direction
Description
Summary of Contents for ARM926EJ-S
Page 6: ...Contents vi Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 10: ...List of Tables x Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 14: ...List of Figures xiv Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 22: ...Preface xxii Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 28: ...Introduction 1 6 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 96: ...Memory Management Unit 3 32 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 108: ...Caches and Write Buffer 4 12 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 152: ...Bus Interface Unit 6 12 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 206: ...Signal Descriptions A 18 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...