Power Management
12-4
Copyright © 2001-2003 ARM Limited. All rights reserved.
ARM DDI0198D
MMU RAMs
The RAM used to implement the MMU can be safely powered down if the MMU has
been disabled (using CP15 control register c1) and it contains no valid entries.While the
MMU is disabled, only explicit CP15 operations can cause the MMU RAM to be
accessed (c8 TLB maintenance operations, and c15 MMU test/debug operations).
These instructions must not be executed while the MMU RAM is powered down.The
MMU RAM must be powered up prior to re-enabling the MMU.
Summary of Contents for ARM926EJ-S
Page 6: ...Contents vi Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 10: ...List of Tables x Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 14: ...List of Figures xiv Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 22: ...Preface xxii Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 28: ...Introduction 1 6 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 96: ...Memory Management Unit 3 32 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 108: ...Caches and Write Buffer 4 12 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 152: ...Bus Interface Unit 6 12 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 206: ...Signal Descriptions A 18 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...