Tightly-Coupled Memory Interface
5-18
Copyright © 2001-2003 ARM Limited. All rights reserved.
ARM DDI0198D
In cycle T5, the access to A completes. A sequential request is made to A+1. There is
no DMA activity.
In cycle T6, the access to A+1 completes. A sequential request is made to A+2. There
is no DMA activity
In cycle T7, the access to A+2 completes. No request is made and
DRCS
is deasserted.
A DMA access to address C starts and
DRWAIT
is asserted using
DMAWAIT
.
In cycle T8,
DRWAIT
remains HIGH because of DMA access. No request is made, and
DRCS
remains LOW.
In cycle T9, the DMA access to C completes. A nonsequential request is made to
address D.
Summary of Contents for ARM926EJ-S
Page 6: ...Contents vi Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 10: ...List of Tables x Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 14: ...List of Figures xiv Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 22: ...Preface xxii Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 28: ...Introduction 1 6 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 96: ...Memory Management Unit 3 32 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 108: ...Caches and Write Buffer 4 12 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 152: ...Bus Interface Unit 6 12 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...
Page 206: ...Signal Descriptions A 18 Copyright 2001 2003 ARM Limited All rights reserved ARM DDI0198D ...