I N T R O D U C T I O N
DNPCIe_10G_K7_LL (_QSFP) User Manual
www.dinigroup.com
5
Flexible Clock Resources
o
PCI Express Clock Jitter Attenuator – 250MHz
o
Oscillators for GTX Transceivers
Memory
o
Bulk Memory: DDR3 VLP MINIUDIMM (244-pin)
72-bit data width (64-bit with 8-bit ECC)
PC3-10600 (666.5MHz)
Addressing/power to support 4GB (+ ECC)
DDR3 Verilog/VHDL reference design provided.
o
QDRII + SSRAM
1 channels: 4M x 18 (72Mb)
500 MHz bus operation, DDR (double data rate)
Fast enough to be clocked at 312.50 MHz
Eliminates clock synchronization delays between memory and
Ethernet clock.
User LED’s
Time Synchronization
o
2.5mm
jack
that
accepts
PPS
and
IRIG-B000
(RS232/RS485/RS422/TTL) time code.
Onboard Distributed Power Supplies
Full support for Embedded Logic Analyzers and Debug
o
ChipScope Logic Analyzer
o
InPA, Veridae, SpringSoft
USB-B 2.0 Port
o
RS232
o
JTAG
The FIX board support package (
DN_FBSP
) for the DNPCIe_10G_K7_LL
(_QSFP) is a functioning reference design with the following components:
o
10-Gigabit Ethernet MAC
o
TCP/IP Offload Engine (TOE)
o
FIX protocol parser