
30
Operations
Leading
EDGE COMPUTING
3.3.4
PXI Trigger Bus
The PXIe-9834 utilizes PXI Trigger Bus[0..7] as multi-module syn-
chronization interface. The interconnected bus provided by PXI
Trigger Bus supports easy synchronization of multiple modules.
When configured as input, the PXIe-9834 serves as a slave mod-
ule and will wait to commence signal acquisition until receiving a
trigger from the PXI Trigger Bus. When configured as output, the
PXIe-9834 serves as a master module and can output trigger to
one of the PXI Trigger Bus. Each signal can be routed from one of
the PXI Trigger Bus[0..7] by software programming.
3.3.5
PXI Star
When PXI STAR is selected as trigger source, the PXIe-9834 can
accept a TTL-compatible digital signal as a trigger signal. The trig-
ger occurs when a rising edge or falling edge is detected at PXI
STAR. This utility can configure the trigger polarity. The minimum
pulse width requirement of this digital trigger signal is 20ns.
3.3.6
PXIe Differential Trigger
PXIe-9834 also features a trigger source from PXIe differential
trigger pin PXIe_DSTARB. The PXIe_DSTARB is a differential
signal distributed from the PXIe system timing slot, with timing
skew between any peripheral slots less than 150ps. This low slot-
to-slot skew makes it ideal for transferring synchronization trig-
gers. The trigger occurs when a rising edge or falling edge is
detected at PXIe_DSTARB. Software can configure trigger polar-
ity. Minimum pulse width requirement of this digital trigger signal is
20ns.
Summary of Contents for PXIe-9834
Page 6: ...vi Preface Leading EDGE COMPUTING This page intentionally left blank ...
Page 10: ...x List of Figures Leading EDGE COMPUTING This page intentionally left blank ...
Page 12: ...xii List of Tables Leading EDGE COMPUTING This page intentionally left blank ...
Page 17: ...Introduction 5 PXIe 9834 Figure 1 2 Typical Frequency Response 50Ω input impedance ...
Page 30: ...18 Introduction Leading EDGE COMPUTING This page intentionally left blank ...
Page 34: ...22 Getting Started Leading EDGE COMPUTING This page intentionally left blank ...
Page 60: ...48 Calibration Leading EDGE COMPUTING This page intentionally left blank ...
Page 64: ...52 Important Safety Instructions Leading EDGE COMPUTING This page intentionally left blank ...