
Video In to AXI4-Stream
11
PG043 April 24, 2012
Product Specification
Core Interfaces and Register Space
core. Not all of the timing signals are required by this core, however it also passes these
signals out to a Xilinx Video Timing Controller which, depending on its configuration may
require certain signal. Therefore all timing signals are present. For the Video In to AXI4
Stream core, the data enable is always required. Also, either a vertical sync or a vertical
blank input is required.
Common Interface
X-Ref Target - Figure 2-1
Figure 2-1:
Video In to AXI4-Stream Core Top-Level Signaling Interface
6IDEO)NTO!8)3TREAM
S?AXIS?VIDEO?TDATA
S?AXIS?VIDEO?TVALID
S?AXIS?VIDEO?TREADY
S?AXIS?VIDEO?TLAST
M?AXIS?VIDEO?TDATA
M?AXIS?VIDEO?TVALID
M?AXIS?VIDEO?TREADY
M?AXIS?VIDEO?TLAST
M?AXIS?VIDEO?TUSER
!8)3TREAM
3LAVEINPUT
)NTERFACE
/PTIONAL
!8),ITE
#ONTROL
)NTERFACE
!8)3TREAM
-ASTEROUTPUT
)NTERFACE
S?AXIS?VIDEO?TUSER
ACLK
ACLKEN
ARESETN
S?AXI?AWADDR;=
S?AXI?AWVALID
S?AXI?AWREADY
S?AXI?WDATA;=
S?AXI?WSTRB;=
S?AXI?WVALID
S?AXI?WREADY
S?AXI?BRESP;=
S?AXI?BVALID
S?AXI?BREADY
S?AXI?ARADDR;=
S?AXI?ARVALID
S?AXI?ARREADY
S?AXI?RDATA;=
S?AXI?RRESP;=
S?AXI?RVALID
S?AXI?RREADY
).4#?IF
IRQ
8
Table 2-7:
Port Name I/O Width Description
Signal Name
Direction Width
Description
rst
In
1
Core reset. Active High
wr_error
Out
1
Active HIGH FIFO write error flag.
1 = FIFO write was attempted when FIFO was full.