
W83627DHG
Publication Release Date: Aug, 22, 2007
-196- Version
1.4
20.9 Logical Device 8 (WDTO# & PLED)
CR 30h. (Default 00h)
BIT
READ / WRITE
DESCRIPTION
7~1 Reserved.
0
R / W
0: WDTO# and PLED are inactive. 1: Activate WDTO# and PLED.
CR F5h. (WDTO#, PLED and KBC P20 Control Mode Register; Default 00h)
BIT
READ / WRITE
DESCRIPTION
7~6
R / W
Select Power LED mode.
00: Power LED pin is driven high.
01: Power LED pin is driven low.
10: Power LED pin outputs 1Hz pulse with 50% duty cycle.
11: Power LED pin outputs 0.25Hz pulse with 50% duty cycle.
5 Reserved.
4
R / W
WDTO# count mode is 1000 times faster.
0: Disable.
1: Enable.
(If bit-3 is in Second Mode, the count mode is 1/1000 sec.)
(If bit-3 is in Minute Mode, the count mode is 1/1000 min.)
3
R / W
Select WDTO# count mode.
0: Second Mode.
1: Minute Mode.
2
R / W
Enable the rising edge of a KBC reset (P20) to issue a time-out event.
0: Disable.
1: Enable.
1
R / W
Disable / Enable the WDTO# output low pulse to the KBRST# pin (PIN60)
0: Disable.
1: Enable.
0 Reserved.
Содержание W83627DHG
Страница 2: ......