PKP
VS1000 P
ROGRAMMER
’
S
G
UIDE
VSMPG
Figure 19. shows the signal generation for the 4-byte data write transaction when wait
states is 0.
The write pulse duration can be calculated from equation:
T wl
= 1
/f
CLKI
∗
(
W S
+ 1)
, where
CLKI is the internal clock frequency and WS is the nand flash IF wait state register.
Nand Flash Data Write Transaction
Sym
Parameter
CLKI cyc
Min@48MHz
Max@48MHz
T
clei
CLE inactive to NFCE active
deley
> 1
41.6ns
T
alei
ALE inactive to NFCE active
deley
> 1
41.6ns
T
ces
NFCE active to NFWR active
delay
1
20.8ns
20.8ns
T
ceh
NFWR inactive to NFCE inac-
tive delay
1
20.8ns
20.8ns
T
red
NFRD inactive to NFCE ac-
tive delay
> 1
41.6ns
T
wl
Write enable low time
1+WS
20.8ns
T
wh
Write enable high time
1+WS
20.8ns
T
dos
NFDIO data out setup time
1+WS
20.8ns
T
doh
NFDIO data out hold time
1+WS
20.8ns
Figure 19: Nand Flash IF 4-byte Data Write, WaitStates=0
Rev. 0.20
2011-10-04
Page