PKP
VS1000 P
ROGRAMMER
’
S
G
UIDE
VSMPG
Figure 18. shows the signal generation for the 4-byte data read transaction when wait
states is 0.
The read pulse duration can be calculated from equation:
T rl
= 1
/f
CLKI
∗
(
W S
+ 1)
, where
CLKI is the internal clock frequency and WS is the nand flash IF wait state register.
Nand Flash Data Read Transaction
Sym
Parameter
CLKI cyc
Min@48MHz
Max@48MHz
T
clei
CLE inactive to NFCE active
delay
> 1
41.6ns
T
alei
ALE inactive to NFCE active
delay
> 1
41.6ns
T
ces
NFCE active to NFRD active
delay
1
20.8ns
20.8ns
T
ceh
NFRD inactive to NFCE inac-
tive delay
1
20.8ns
20.8ns
T
wed
NFWR inactive to NFCE ac-
tive delay
> 1
41.6ns
T
rl
Read enable low time
1+WS
20.8ns
T
rh
Read enable high time
1+WS
20.8ns
T
dis
NFDIO data in setup time
15ns
T
dih
NFDIO data in hold time
0ns
T
z
2
cs
Data bus tri-state setup/hold
time from NFCE edge
1
20.8ns
20.8ns
Figure 18: Nand Flash IF 4-byte Data Read, WaitStates=0
Rev. 0.20
2011-10-04
Page