TMP91C824
91C824-96
2008-02-20
3.7.3 SFRs
TMRA01 Run Register
7 6 5 4 3 2 1 0
Bit
symbol
TA0RDE
I2TA01
TA01PRUN
TA1RUN TA0RUN
Read/Write
R/W
R/W
After
reset
0 0
0
0
0
Function Double
buffer
0: Disable
1: Enable
IDLE2
0: Stop
1: Operate
8-bit timer run/stop control
0: Stop and clear
1: Run (Count up)
I2TA01:
Operation in IDLE2 mode
TA01PRUN: Run prescaler
TA1RUN: Run
TMRA1
TA0RUN: Run
TMRA0
Note: The values of bits 4, 5, 6 of TA01RUN are undefined when read.
TMRA23 Run Register
7 6 5 4 3 2 1 0
Bit symbol
TA2RDE
I2TA23
TA23PRUN
TA3RUN TA2RUN
Read/Write R/W
R/W
After
reset
0 0 0 0 0
Function Double
buffer
0: Disable
1: Enable
IDLE2
0: Stop
1: Operate
8-bit timer run/stop control
0: Stop and clear
1: Run (Count up)
I2TA23:
Operation in IDLE2 mode
TA23PRUN: Run prescaler
TA3RUN: Run
TMRA3
TA2RUN: Run
TMRA2
Note: The values of bits 4, 5, 6 of TA23RUN are undefined when read.
Figure 3.7.4 TMRA Registers
TA01RUN
(0100H)
Timer run/stop control
0
Stop and clear
1
Run (Count up)
TA0REG double buffer control
0 Disable
1 Enable
TA23RUN
(0108H)
Timer run/stop control
0
Stop and clear
1
Run (Count up)
TA2REG double buffer control
0 Disable
1 Enable