TMP91C824
91C824-91
2008-02-20
3.7.1 Block
Diagrams
Figure 3.7.1 TMRA01 Block Diagram
R
un/
c
lear
Pr
e
s
c
a
le
r
c
lo
ck:
φ
T0
TA
0
TR
G
E
x
ternal inpu
t
c
lo
ck:
TA
0
IN
TA
0
1
M
O
D
<
PW
M
01
:00>
Selec
tor
8-bit
up c
ount
e
r
(U
C
1
)
8-
bit
c
o
m
pa
rat
or
(C
P
1
)
8-
bit
up
c
o
unt
er
(U
C
0
)
8-bit
t
im
e
r
regis
te
r
8-bit
c
o
m
parat
o
r
(C
P
0
)
Ma
tch
det
ec
t
R
e
gi
s
ter
b
uf
fer
0
8-
bit
t
im
e
r
regi
s
ter
TA
0
RE
G
TA
0
1
R
UN
<
T
A0
R
D
E>
TA
0
1
RU
N<
TA
0
R
U
N
>
φ
T1
φ
T4
φ
T
16
2
n
Ove
rf
low
TMR
A
0
int
er
rupt
out
pu
t:
IN
TT
A
0
TA
0
1
M
O
D
<T
A
0
1
M
1:
0>
TM
R
A
0
m
at
c
h
out
pu
t:
TA
0
T
RG
Se
le
c
to
r
φ
T1
φ
T
16
φ
T
256
In
te
rn
a
l b
u
s
TA
0
1
M
O
D
<T
A
0
C
L
K
1
:0
>
T
A01M
O
D
<T
A
1
CLK1
:0>
Ma
tc
h
de
te
c
t
TM
R
A
1
in
te
rr
u
p
t o
u
tp
u
t:
IN
TT
A
1
TA
0
1
RU
N<
TA
1
R
U
N
>
Ti
me
r
flip-
flop
TA
1
FF
T
A
1
FFCR
T
im
e
r f
lip-f
lop
out
put
: T
A1O
U
T
512
256
12
8
64
32
16
8
4
2
φ
T1
φ
T4
φ
T
16
φ
T2
5
6
Pr
e
s
c
a
le
r
TA
0
1
RU
N
<T
A
0
1
P
R
U
N
>
In
te
rn
a
l b
u
s